一种全数字CMOS串行链路收发器,具有3倍过采样的数据恢复

Zhijun Wang, Liping Liang
{"title":"一种全数字CMOS串行链路收发器,具有3倍过采样的数据恢复","authors":"Zhijun Wang, Liping Liang","doi":"10.1109/IWSOC.2006.348256","DOIUrl":null,"url":null,"abstract":"An all digital CMOS serial link transceiver with 3x over-sampling based data recovery circuit is presented in this paper. The modified data recovery circuit is simpler than those using 3x over-sampling recovery circuit in (Chih-Kong Ken Yang et al., 1998) and (Chih-Kong Ken Yang and Horowitz). An all digital DLL (delay locked loop) is used to generate the multiphase clocks and a new CPRD (coarse phase-difference range decision) unit is introduced here to reduce the lock time. The whole design's feasibility is verified by the Verilog HDL modeling. And the DLL's performance is simulated by HSPICE in SMIC 0.18mum CMOS technology. The simulation results show that the system is workable. The data recovery's latency of the transceiver is reduced to 5 cycles and the whole system can hold about 1Gbps data bit rate in the worst case","PeriodicalId":134742,"journal":{"name":"2006 6th International Workshop on System on Chip for Real Time Applications","volume":"15 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"An All Digital CMOS Serial Link Transceiver with 3x Over-sampling Based Data Recovery\",\"authors\":\"Zhijun Wang, Liping Liang\",\"doi\":\"10.1109/IWSOC.2006.348256\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"An all digital CMOS serial link transceiver with 3x over-sampling based data recovery circuit is presented in this paper. The modified data recovery circuit is simpler than those using 3x over-sampling recovery circuit in (Chih-Kong Ken Yang et al., 1998) and (Chih-Kong Ken Yang and Horowitz). An all digital DLL (delay locked loop) is used to generate the multiphase clocks and a new CPRD (coarse phase-difference range decision) unit is introduced here to reduce the lock time. The whole design's feasibility is verified by the Verilog HDL modeling. And the DLL's performance is simulated by HSPICE in SMIC 0.18mum CMOS technology. The simulation results show that the system is workable. The data recovery's latency of the transceiver is reduced to 5 cycles and the whole system can hold about 1Gbps data bit rate in the worst case\",\"PeriodicalId\":134742,\"journal\":{\"name\":\"2006 6th International Workshop on System on Chip for Real Time Applications\",\"volume\":\"15 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2006-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2006 6th International Workshop on System on Chip for Real Time Applications\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IWSOC.2006.348256\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2006 6th International Workshop on System on Chip for Real Time Applications","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IWSOC.2006.348256","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

本文介绍了一种全数字CMOS串行链路收发器,该收发器具有3倍过采样的数据恢复电路。改进后的数据恢复电路比(Chih-Kong Ken Yang et al., 1998)和(Chih-Kong Ken Yang and Horowitz)中使用3x过采样恢复电路的数据恢复电路更简单。采用全数字延迟锁相环(DLL)产生多相时钟,并引入粗相位差范围判断(CPRD)单元来减少锁相时间。通过Verilog HDL建模验证了整个设计的可行性。并利用HSPICE在中芯0.18 μ m CMOS技术下对DLL的性能进行了仿真。仿真结果表明,该系统是可行的。收发器的数据恢复延迟减少到5个周期,整个系统在最坏情况下可以保持1Gbps左右的数据比特率
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
An All Digital CMOS Serial Link Transceiver with 3x Over-sampling Based Data Recovery
An all digital CMOS serial link transceiver with 3x over-sampling based data recovery circuit is presented in this paper. The modified data recovery circuit is simpler than those using 3x over-sampling recovery circuit in (Chih-Kong Ken Yang et al., 1998) and (Chih-Kong Ken Yang and Horowitz). An all digital DLL (delay locked loop) is used to generate the multiphase clocks and a new CPRD (coarse phase-difference range decision) unit is introduced here to reduce the lock time. The whole design's feasibility is verified by the Verilog HDL modeling. And the DLL's performance is simulated by HSPICE in SMIC 0.18mum CMOS technology. The simulation results show that the system is workable. The data recovery's latency of the transceiver is reduced to 5 cycles and the whole system can hold about 1Gbps data bit rate in the worst case
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
FPGA-Based Low-level CAN Protocol Testing A generic method for fault injection in circuits SoC Design Quality, Cycletime, and Yield Improvement Through DfM A Benchmark Approach for Compilers in Reconfigurable Hardware Fragmentation Aware Placement in Reconfigurable Devices
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1