E. Dabellani, H. Rabah, N. Marques, Y. Berviller, S. Jovanovic, S. Weber
{"title":"实时视频自适应可重构转码器的建模与FPGA实现","authors":"E. Dabellani, H. Rabah, N. Marques, Y. Berviller, S. Jovanovic, S. Weber","doi":"10.1109/ICECS.2013.6815421","DOIUrl":null,"url":null,"abstract":"Video adaption is one of the main solutions to offer access to the large array of existing multimedia contents and the variety of terminals and networks. This adaptation can be achieved efficiently using transcoding techniques. The implementation of the various adaptation possibilities and techniques in embedded systems such as home gateway requires flexible and efficient architectures. This paper presents a hardware reconfigurable architecture for the real time adaptation of video contents for different terminals and available bandwidth. This architecture is designed to adapt a compressed stream in advanced video coding standard (H264/AVC) and/or MPEG-2. A system level model of reconfigurable transcoder is developed for IP integration and architectural exploration by taking into account dynamic and partial reconfiguration. The developed simulation model of dynamic partial reconfiguration allowed the early estimation of performances and the design of the suitable solution for the considered transcoding scenarios.","PeriodicalId":117453,"journal":{"name":"2013 IEEE 20th International Conference on Electronics, Circuits, and Systems (ICECS)","volume":"47 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Modeling and FPGA implementation of reconfigurable transcoder for real time video adaptation\",\"authors\":\"E. Dabellani, H. Rabah, N. Marques, Y. Berviller, S. Jovanovic, S. Weber\",\"doi\":\"10.1109/ICECS.2013.6815421\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Video adaption is one of the main solutions to offer access to the large array of existing multimedia contents and the variety of terminals and networks. This adaptation can be achieved efficiently using transcoding techniques. The implementation of the various adaptation possibilities and techniques in embedded systems such as home gateway requires flexible and efficient architectures. This paper presents a hardware reconfigurable architecture for the real time adaptation of video contents for different terminals and available bandwidth. This architecture is designed to adapt a compressed stream in advanced video coding standard (H264/AVC) and/or MPEG-2. A system level model of reconfigurable transcoder is developed for IP integration and architectural exploration by taking into account dynamic and partial reconfiguration. The developed simulation model of dynamic partial reconfiguration allowed the early estimation of performances and the design of the suitable solution for the considered transcoding scenarios.\",\"PeriodicalId\":117453,\"journal\":{\"name\":\"2013 IEEE 20th International Conference on Electronics, Circuits, and Systems (ICECS)\",\"volume\":\"47 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 IEEE 20th International Conference on Electronics, Circuits, and Systems (ICECS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICECS.2013.6815421\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 IEEE 20th International Conference on Electronics, Circuits, and Systems (ICECS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICECS.2013.6815421","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Modeling and FPGA implementation of reconfigurable transcoder for real time video adaptation
Video adaption is one of the main solutions to offer access to the large array of existing multimedia contents and the variety of terminals and networks. This adaptation can be achieved efficiently using transcoding techniques. The implementation of the various adaptation possibilities and techniques in embedded systems such as home gateway requires flexible and efficient architectures. This paper presents a hardware reconfigurable architecture for the real time adaptation of video contents for different terminals and available bandwidth. This architecture is designed to adapt a compressed stream in advanced video coding standard (H264/AVC) and/or MPEG-2. A system level model of reconfigurable transcoder is developed for IP integration and architectural exploration by taking into account dynamic and partial reconfiguration. The developed simulation model of dynamic partial reconfiguration allowed the early estimation of performances and the design of the suitable solution for the considered transcoding scenarios.