基于EZW算法的CMOS焦平面图像压缩成像仪

Bruno B. Cardoso, J. Gomes
{"title":"基于EZW算法的CMOS焦平面图像压缩成像仪","authors":"Bruno B. Cardoso, J. Gomes","doi":"10.1109/LASCAS.2014.6820283","DOIUrl":null,"url":null,"abstract":"We present the design of a focal-plane image compression circuit for CMOS cameras. Data compression is obtained by the analog hardware implementation of a lossy algorithm based on wavelet theory and employing zerotree data structures to classify and discard irrelevant information at reduced bandwidth cost. An image sensor with resolution 32 × 32 containing the image processing circuits was designed with 0.35 μm technology. Electrical simulations which consider the CMOS fabrication process variations in accordance to the parameters provided by the foundry were carried out and the results are compared with a system-level numerical simulation of the proposed algorithm. The proposed circuit implementation achieves compression ratio around 3:1 through an iterative process which progressively reduces image resolution. The corresponding image quality (peak signal-to-noise ratio) is around 22.2 dB in Monte Carlo electrical simulations.","PeriodicalId":235336,"journal":{"name":"2014 IEEE 5th Latin American Symposium on Circuits and Systems","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2014-05-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":"{\"title\":\"CMOS imager with focal-plane image compression based on the EZW algorithm\",\"authors\":\"Bruno B. Cardoso, J. Gomes\",\"doi\":\"10.1109/LASCAS.2014.6820283\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"We present the design of a focal-plane image compression circuit for CMOS cameras. Data compression is obtained by the analog hardware implementation of a lossy algorithm based on wavelet theory and employing zerotree data structures to classify and discard irrelevant information at reduced bandwidth cost. An image sensor with resolution 32 × 32 containing the image processing circuits was designed with 0.35 μm technology. Electrical simulations which consider the CMOS fabrication process variations in accordance to the parameters provided by the foundry were carried out and the results are compared with a system-level numerical simulation of the proposed algorithm. The proposed circuit implementation achieves compression ratio around 3:1 through an iterative process which progressively reduces image resolution. The corresponding image quality (peak signal-to-noise ratio) is around 22.2 dB in Monte Carlo electrical simulations.\",\"PeriodicalId\":235336,\"journal\":{\"name\":\"2014 IEEE 5th Latin American Symposium on Circuits and Systems\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2014-05-26\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"6\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2014 IEEE 5th Latin American Symposium on Circuits and Systems\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/LASCAS.2014.6820283\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 IEEE 5th Latin American Symposium on Circuits and Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/LASCAS.2014.6820283","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6

摘要

本文设计了一种用于CMOS相机的焦平面图像压缩电路。数据压缩是通过基于小波理论的有损算法的模拟硬件实现,并采用零树数据结构在降低带宽成本的情况下对无关信息进行分类和丢弃。采用0.35 μm工艺设计了包含图像处理电路的分辨率为32 × 32的图像传感器。根据铸造厂提供的参数进行了考虑CMOS制造工艺变化的电模拟,并将结果与所提出算法的系统级数值模拟进行了比较。所提出的电路实现通过逐步降低图像分辨率的迭代过程实现约3:1的压缩比。在蒙特卡罗电模拟中,相应的图像质量(峰值信噪比)约为22.2 dB。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
CMOS imager with focal-plane image compression based on the EZW algorithm
We present the design of a focal-plane image compression circuit for CMOS cameras. Data compression is obtained by the analog hardware implementation of a lossy algorithm based on wavelet theory and employing zerotree data structures to classify and discard irrelevant information at reduced bandwidth cost. An image sensor with resolution 32 × 32 containing the image processing circuits was designed with 0.35 μm technology. Electrical simulations which consider the CMOS fabrication process variations in accordance to the parameters provided by the foundry were carried out and the results are compared with a system-level numerical simulation of the proposed algorithm. The proposed circuit implementation achieves compression ratio around 3:1 through an iterative process which progressively reduces image resolution. The corresponding image quality (peak signal-to-noise ratio) is around 22.2 dB in Monte Carlo electrical simulations.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Memory energy consumption reduction in video coding systems Hardware implementation of the Smith-Waterman algorithm using a systolic architecture HEVC Fractional Motion Estimation complexity reduction for real-time applications High-sensitivity split-contact magnetoresistors on lightly doped silicon substrates Analysis of pure- and mixed-mode class-B outphasing amplifiers
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1