{"title":"采用动态部分重构方法对不同总线协议的传感器进行读取","authors":"C. Ibala, K. Arshak","doi":"10.1109/SAS.2009.4801801","DOIUrl":null,"url":null,"abstract":"The aim of this paper is to present an efficient design approach called Partial Reconfiguration to design a sensors reading system for road safety. The soaring price of energy has lead designers to think of new approach to reduce the FPGA device utilization therefore the power consumption. The Partial Reconfiguration flow can exponentially increase the functionality of a single FPGA allowing a system to be implemented with fewer and smaller devices than otherwise require. The Partial Reconfiguration (PR) is a Feature that allows multiple design modules to time share physical resources. The partial reconfiguration module (PRM) can be swapped on the fly while the based design continues to operate. A Virtex 5 board an ICAP (Internal Configuration Access Port), ISE (Integrated Software Environment) 9.2 Service Pack 4 with the Partial Reconfiguration layout PR7, XPS (Xilinx Platform Studio) 9.2 Service Pack 2, PlanAhead 10.1.6 and Chipscope 9.2 Service Pack 4 will be used to demonstrate how useful that flow can be to read a certain number of sensors at different times for different applications.","PeriodicalId":410885,"journal":{"name":"2009 IEEE Sensors Applications Symposium","volume":"45 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-03-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":"{\"title\":\"Using dynamic partial reconfiguration approach to read sensor with different bus protocol\",\"authors\":\"C. Ibala, K. Arshak\",\"doi\":\"10.1109/SAS.2009.4801801\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The aim of this paper is to present an efficient design approach called Partial Reconfiguration to design a sensors reading system for road safety. The soaring price of energy has lead designers to think of new approach to reduce the FPGA device utilization therefore the power consumption. The Partial Reconfiguration flow can exponentially increase the functionality of a single FPGA allowing a system to be implemented with fewer and smaller devices than otherwise require. The Partial Reconfiguration (PR) is a Feature that allows multiple design modules to time share physical resources. The partial reconfiguration module (PRM) can be swapped on the fly while the based design continues to operate. A Virtex 5 board an ICAP (Internal Configuration Access Port), ISE (Integrated Software Environment) 9.2 Service Pack 4 with the Partial Reconfiguration layout PR7, XPS (Xilinx Platform Studio) 9.2 Service Pack 2, PlanAhead 10.1.6 and Chipscope 9.2 Service Pack 4 will be used to demonstrate how useful that flow can be to read a certain number of sensors at different times for different applications.\",\"PeriodicalId\":410885,\"journal\":{\"name\":\"2009 IEEE Sensors Applications Symposium\",\"volume\":\"45 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2009-03-16\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"7\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2009 IEEE Sensors Applications Symposium\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SAS.2009.4801801\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 IEEE Sensors Applications Symposium","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SAS.2009.4801801","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 7
摘要
本文的目的是提出一种称为部分重构的有效设计方法来设计道路安全传感器读取系统。不断飙升的能源价格促使设计人员考虑新的方法来降低FPGA器件的利用率,从而降低功耗。部分重新配置流程可以成倍地增加单个FPGA的功能,允许使用比其他方式更少和更小的设备实现系统。部分重构(Partial Reconfiguration, PR)是一种允许多个设计模块分时共享物理资源的特性。部分重构模块(PRM)可以在基础设计继续运行的情况下进行动态交换。将使用Virtex 5板ICAP(内部配置访问端口),ISE(集成软件环境)9.2 Service Pack 4与部分重新配置布局PR7, XPS (Xilinx Platform Studio) 9.2 Service Pack 2, PlanAhead 10.1.6和Chipscope 9.2 Service Pack 4来演示该流程在不同时间读取不同应用程序的特定数量的传感器是多么有用。
Using dynamic partial reconfiguration approach to read sensor with different bus protocol
The aim of this paper is to present an efficient design approach called Partial Reconfiguration to design a sensors reading system for road safety. The soaring price of energy has lead designers to think of new approach to reduce the FPGA device utilization therefore the power consumption. The Partial Reconfiguration flow can exponentially increase the functionality of a single FPGA allowing a system to be implemented with fewer and smaller devices than otherwise require. The Partial Reconfiguration (PR) is a Feature that allows multiple design modules to time share physical resources. The partial reconfiguration module (PRM) can be swapped on the fly while the based design continues to operate. A Virtex 5 board an ICAP (Internal Configuration Access Port), ISE (Integrated Software Environment) 9.2 Service Pack 4 with the Partial Reconfiguration layout PR7, XPS (Xilinx Platform Studio) 9.2 Service Pack 2, PlanAhead 10.1.6 and Chipscope 9.2 Service Pack 4 will be used to demonstrate how useful that flow can be to read a certain number of sensors at different times for different applications.