面向下一代体FinFET和GAA NW技术节点的最佳ESD二极管

S.-H. Chen, G. Hellings, D. Linten, T. Chiarella, H. Mertens, R. Boschke, J. Mitard, S. Kubicek, R. Ritzenthaler, E. Bury, N. Wang, G. Groeseneken, A. Mocuta, N. Horiguchi
{"title":"面向下一代体FinFET和GAA NW技术节点的最佳ESD二极管","authors":"S.-H. Chen, G. Hellings, D. Linten, T. Chiarella, H. Mertens, R. Boschke, J. Mitard, S. Kubicek, R. Ritzenthaler, E. Bury, N. Wang, G. Groeseneken, A. Mocuta, N. Horiguchi","doi":"10.1109/IEDM.2017.8268346","DOIUrl":null,"url":null,"abstract":"Beyond dimensional scaling, new process options in CMOS roadmap often result in degradation of ESD device performance. Using 3D TCAD and ESD characterization, the impacts of device architecture, middle-of-line contact scheme, and S/D epitaxy process options are explored on ESD diode performance in next generation bulk FF and GAA technologies.","PeriodicalId":412333,"journal":{"name":"2017 IEEE International Electron Devices Meeting (IEDM)","volume":"142 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"9","resultStr":"{\"title\":\"Towards optimal ESD diodes in next generation bulk FinFET and GAA NW technology nodes\",\"authors\":\"S.-H. Chen, G. Hellings, D. Linten, T. Chiarella, H. Mertens, R. Boschke, J. Mitard, S. Kubicek, R. Ritzenthaler, E. Bury, N. Wang, G. Groeseneken, A. Mocuta, N. Horiguchi\",\"doi\":\"10.1109/IEDM.2017.8268346\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Beyond dimensional scaling, new process options in CMOS roadmap often result in degradation of ESD device performance. Using 3D TCAD and ESD characterization, the impacts of device architecture, middle-of-line contact scheme, and S/D epitaxy process options are explored on ESD diode performance in next generation bulk FF and GAA technologies.\",\"PeriodicalId\":412333,\"journal\":{\"name\":\"2017 IEEE International Electron Devices Meeting (IEDM)\",\"volume\":\"142 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2017-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"9\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2017 IEEE International Electron Devices Meeting (IEDM)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IEDM.2017.8268346\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 IEEE International Electron Devices Meeting (IEDM)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IEDM.2017.8268346","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 9

摘要

除了尺寸缩放之外,CMOS路线图中的新工艺选项通常会导致ESD器件性能的降低。利用3D TCAD和ESD表征,探讨了器件架构、线中线接触方案和S/D外延工艺选项对下一代批量FF和GAA技术中ESD二极管性能的影响。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Towards optimal ESD diodes in next generation bulk FinFET and GAA NW technology nodes
Beyond dimensional scaling, new process options in CMOS roadmap often result in degradation of ESD device performance. Using 3D TCAD and ESD characterization, the impacts of device architecture, middle-of-line contact scheme, and S/D epitaxy process options are explored on ESD diode performance in next generation bulk FF and GAA technologies.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A novel triboelectric nanogenerator with high performance and long duration time of sinusoidal current generation Lab on skin™: 3D monolithically integrated zero-energy micro/nanofludics and FD SOI ion sensitive FETs for wearable multi-sensing sweat applications NbO2 based threshold switch device with high operating temperature (>85°C) for steep-slope MOSFET (∼2mV/dec) with ultra-low voltage operation and improved delay time Time-dependent variability in RRAM-based analog neuromorphic system for pattern recognition Energy-efficient all fiber-based local body heat mapping circuitry combining thermistor and memristor for wearable healthcare device
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1