从0.23 /spl mu/m DRAM存储单元漏电流中提取保持时间的新方法

Choong-Mo Nam, Sung-Kye Park, Sang-Ho Lee, J. Suh, G. Yoon, S. Jang
{"title":"从0.23 /spl mu/m DRAM存储单元漏电流中提取保持时间的新方法","authors":"Choong-Mo Nam, Sung-Kye Park, Sang-Ho Lee, J. Suh, G. Yoon, S. Jang","doi":"10.1109/ICMTS.2000.844414","DOIUrl":null,"url":null,"abstract":"The retention time distributions of DRAM memory cell with 0.23 /spl mu/m design rule and STI (Shallow Trench Isolation) have been investigated for several process splits that are designed to increase the retention time. A new extraction method of retention time in memory cell is proposed from the cell leakage current behavior at the general test pattern of memory cell array structure. The 50% bit failure time of memory cell is calculated by the proposed method and compared with the measured retention time. The calculated retention time is very well matched with the measured result in several process conditions of memory cell. Thus, this method can be used for extraction of the retention time of high-density DRAM memory (below 0.23 /spl mu/m) from the cell leakage current.","PeriodicalId":447680,"journal":{"name":"ICMTS 2000. Proceedings of the 2000 International Conference on Microelectronic Test Structures (Cat. No.00CH37095)","volume":"87 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2000-03-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"A new extraction method of retention time from the leakage current in 0.23 /spl mu/m DRAM memory cell\",\"authors\":\"Choong-Mo Nam, Sung-Kye Park, Sang-Ho Lee, J. Suh, G. Yoon, S. Jang\",\"doi\":\"10.1109/ICMTS.2000.844414\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The retention time distributions of DRAM memory cell with 0.23 /spl mu/m design rule and STI (Shallow Trench Isolation) have been investigated for several process splits that are designed to increase the retention time. A new extraction method of retention time in memory cell is proposed from the cell leakage current behavior at the general test pattern of memory cell array structure. The 50% bit failure time of memory cell is calculated by the proposed method and compared with the measured retention time. The calculated retention time is very well matched with the measured result in several process conditions of memory cell. Thus, this method can be used for extraction of the retention time of high-density DRAM memory (below 0.23 /spl mu/m) from the cell leakage current.\",\"PeriodicalId\":447680,\"journal\":{\"name\":\"ICMTS 2000. Proceedings of the 2000 International Conference on Microelectronic Test Structures (Cat. No.00CH37095)\",\"volume\":\"87 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2000-03-13\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"ICMTS 2000. Proceedings of the 2000 International Conference on Microelectronic Test Structures (Cat. No.00CH37095)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICMTS.2000.844414\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"ICMTS 2000. Proceedings of the 2000 International Conference on Microelectronic Test Structures (Cat. No.00CH37095)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICMTS.2000.844414","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

本文研究了采用0.23 /spl mu/m设计规则和STI(浅沟槽隔离)的DRAM存储单元的保留时间分布。从存储单元阵列结构一般测试模式下的存储单元漏电流行为出发,提出了一种提取存储单元保持时间的新方法。用该方法计算了存储单元的50%位失效时间,并与实测的保留时间进行了比较。在存储单元的几种工艺条件下,计算的保留时间与实测结果吻合较好。因此,该方法可用于从电池漏电流中提取高密度DRAM存储器的保留时间(低于0.23 /spl mu/m)。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
A new extraction method of retention time from the leakage current in 0.23 /spl mu/m DRAM memory cell
The retention time distributions of DRAM memory cell with 0.23 /spl mu/m design rule and STI (Shallow Trench Isolation) have been investigated for several process splits that are designed to increase the retention time. A new extraction method of retention time in memory cell is proposed from the cell leakage current behavior at the general test pattern of memory cell array structure. The 50% bit failure time of memory cell is calculated by the proposed method and compared with the measured retention time. The calculated retention time is very well matched with the measured result in several process conditions of memory cell. Thus, this method can be used for extraction of the retention time of high-density DRAM memory (below 0.23 /spl mu/m) from the cell leakage current.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Rapid evaluation of the root causes of BJT mismatch Ground-shielded measuring technique for accurate on-wafer characterization of RF CMOS devices Characterization and modeling of LDMOS transistors on a 0.6 /spl mu/m CMOS technology Comparing high-frequency de-embedding strategies: immittance correction and in-situ calibration High-spatial-frequency MOS transistor gate length variations in SRAM circuits
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1