Choong-Mo Nam, Sung-Kye Park, Sang-Ho Lee, J. Suh, G. Yoon, S. Jang
{"title":"从0.23 /spl mu/m DRAM存储单元漏电流中提取保持时间的新方法","authors":"Choong-Mo Nam, Sung-Kye Park, Sang-Ho Lee, J. Suh, G. Yoon, S. Jang","doi":"10.1109/ICMTS.2000.844414","DOIUrl":null,"url":null,"abstract":"The retention time distributions of DRAM memory cell with 0.23 /spl mu/m design rule and STI (Shallow Trench Isolation) have been investigated for several process splits that are designed to increase the retention time. A new extraction method of retention time in memory cell is proposed from the cell leakage current behavior at the general test pattern of memory cell array structure. The 50% bit failure time of memory cell is calculated by the proposed method and compared with the measured retention time. The calculated retention time is very well matched with the measured result in several process conditions of memory cell. Thus, this method can be used for extraction of the retention time of high-density DRAM memory (below 0.23 /spl mu/m) from the cell leakage current.","PeriodicalId":447680,"journal":{"name":"ICMTS 2000. Proceedings of the 2000 International Conference on Microelectronic Test Structures (Cat. No.00CH37095)","volume":"87 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2000-03-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"A new extraction method of retention time from the leakage current in 0.23 /spl mu/m DRAM memory cell\",\"authors\":\"Choong-Mo Nam, Sung-Kye Park, Sang-Ho Lee, J. Suh, G. Yoon, S. Jang\",\"doi\":\"10.1109/ICMTS.2000.844414\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The retention time distributions of DRAM memory cell with 0.23 /spl mu/m design rule and STI (Shallow Trench Isolation) have been investigated for several process splits that are designed to increase the retention time. A new extraction method of retention time in memory cell is proposed from the cell leakage current behavior at the general test pattern of memory cell array structure. The 50% bit failure time of memory cell is calculated by the proposed method and compared with the measured retention time. The calculated retention time is very well matched with the measured result in several process conditions of memory cell. Thus, this method can be used for extraction of the retention time of high-density DRAM memory (below 0.23 /spl mu/m) from the cell leakage current.\",\"PeriodicalId\":447680,\"journal\":{\"name\":\"ICMTS 2000. Proceedings of the 2000 International Conference on Microelectronic Test Structures (Cat. No.00CH37095)\",\"volume\":\"87 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2000-03-13\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"ICMTS 2000. Proceedings of the 2000 International Conference on Microelectronic Test Structures (Cat. No.00CH37095)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICMTS.2000.844414\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"ICMTS 2000. Proceedings of the 2000 International Conference on Microelectronic Test Structures (Cat. No.00CH37095)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICMTS.2000.844414","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A new extraction method of retention time from the leakage current in 0.23 /spl mu/m DRAM memory cell
The retention time distributions of DRAM memory cell with 0.23 /spl mu/m design rule and STI (Shallow Trench Isolation) have been investigated for several process splits that are designed to increase the retention time. A new extraction method of retention time in memory cell is proposed from the cell leakage current behavior at the general test pattern of memory cell array structure. The 50% bit failure time of memory cell is calculated by the proposed method and compared with the measured retention time. The calculated retention time is very well matched with the measured result in several process conditions of memory cell. Thus, this method can be used for extraction of the retention time of high-density DRAM memory (below 0.23 /spl mu/m) from the cell leakage current.