用于在逻辑和物理实现之间生成CMOS自定义内存位图的自动化流程

B. Mohammad, Nadeem Eleyan, Greg Seok, Hong Kim
{"title":"用于在逻辑和物理实现之间生成CMOS自定义内存位图的自动化流程","authors":"B. Mohammad, Nadeem Eleyan, Greg Seok, Hong Kim","doi":"10.1109/IDT.2013.6727105","DOIUrl":null,"url":null,"abstract":"One of the least popular steps in custom memory design is the tedious task of generating the logical to physical Bit Mapping information. This Bit Mapping information is important for the silicon validation and test engineers to debug failures in the memory blocks on the tester. Historically generating the Bit Mapping document required the designer to manually figure out this mapping and either create a diagram by hand or write a custom script to describe the mapping. This manual process is error prone and hard to validate. For small geometry process technology and big size memory it is important to identify any failing location to facilitate silicon debug. This paper presents an automated flow for generating bit mapping information directly from the physical layout and logical simulations. The flow also generates a graphical interface to identify the location of each memory address. This can be used to identify any potential noise issue (bit flipping) due to interaction between the different memory locations.","PeriodicalId":446826,"journal":{"name":"2013 8th IEEE Design and Test Symposium","volume":"3 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Automated flow for generating CMOS custom memory bit map between logical and physical implementation\",\"authors\":\"B. Mohammad, Nadeem Eleyan, Greg Seok, Hong Kim\",\"doi\":\"10.1109/IDT.2013.6727105\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"One of the least popular steps in custom memory design is the tedious task of generating the logical to physical Bit Mapping information. This Bit Mapping information is important for the silicon validation and test engineers to debug failures in the memory blocks on the tester. Historically generating the Bit Mapping document required the designer to manually figure out this mapping and either create a diagram by hand or write a custom script to describe the mapping. This manual process is error prone and hard to validate. For small geometry process technology and big size memory it is important to identify any failing location to facilitate silicon debug. This paper presents an automated flow for generating bit mapping information directly from the physical layout and logical simulations. The flow also generates a graphical interface to identify the location of each memory address. This can be used to identify any potential noise issue (bit flipping) due to interaction between the different memory locations.\",\"PeriodicalId\":446826,\"journal\":{\"name\":\"2013 8th IEEE Design and Test Symposium\",\"volume\":\"3 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 8th IEEE Design and Test Symposium\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IDT.2013.6727105\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 8th IEEE Design and Test Symposium","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IDT.2013.6727105","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

自定义内存设计中最不受欢迎的步骤之一是生成逻辑到物理位映射信息的繁琐任务。这个位映射信息对于硅验证和测试工程师调试测试器内存块中的故障非常重要。过去,生成位映射文档需要设计师手动找出这个映射,或者手工创建一个图表,或者编写一个自定义脚本来描述映射。这个手工过程容易出错,而且很难验证。对于小几何尺寸的工艺技术和大内存来说,识别故障位置以方便调试是非常重要的。本文提出了一种直接从物理布局和逻辑仿真中自动生成位映射信息的流程。该流还生成一个图形界面来标识每个内存地址的位置。这可以用来识别由于不同存储位置之间的相互作用而产生的任何潜在的噪声问题(位翻转)。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Automated flow for generating CMOS custom memory bit map between logical and physical implementation
One of the least popular steps in custom memory design is the tedious task of generating the logical to physical Bit Mapping information. This Bit Mapping information is important for the silicon validation and test engineers to debug failures in the memory blocks on the tester. Historically generating the Bit Mapping document required the designer to manually figure out this mapping and either create a diagram by hand or write a custom script to describe the mapping. This manual process is error prone and hard to validate. For small geometry process technology and big size memory it is important to identify any failing location to facilitate silicon debug. This paper presents an automated flow for generating bit mapping information directly from the physical layout and logical simulations. The flow also generates a graphical interface to identify the location of each memory address. This can be used to identify any potential noise issue (bit flipping) due to interaction between the different memory locations.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Assertion based on-line fault detection applied on UHF RFID tag Evaluation of the angle of arrival based techniques Novel designs of digital detection analyzer for intelligent detection and analysis in digital microfluidic biochips Systolic architecture for hardware implementation of two-dimensional non-separable filter-bank Compilation optimization exploration for thermal dissipation reduction in embedded systems
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1