一个高速和紧凑的JPEG霍夫曼解码器使用CAM

E. Komoto, T. Homma, T. Nakamura
{"title":"一个高速和紧凑的JPEG霍夫曼解码器使用CAM","authors":"E. Komoto, T. Homma, T. Nakamura","doi":"10.1109/VLSIC.1993.920528","DOIUrl":null,"url":null,"abstract":"A JPEG compliant Huffman decoder circuit has been developed. The circuit executes at 27 MHz in order to maintain image data transfer at CCIR 601 video rates. The circuit detects and decodes variable length Huffman codes in a single clock cycle by searching among all Huffman codes in the current table. The circuit utilizes a CAM with mask bits to perform this rapid search. The architecture also utilizes a double barrel shifter to window the next portion of the input bit stream to be examined, which makes the critical path as short as possible. According to the simulation results, the delay of execution in a cycle is 18.1 ns. The total memory size is 15K bits.","PeriodicalId":127467,"journal":{"name":"Symposium 1993 on VLSI Circuits","volume":"22 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1993-05-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"17","resultStr":"{\"title\":\"A high-speed and compact-size JPEG Huffman decoder using CAM\",\"authors\":\"E. Komoto, T. Homma, T. Nakamura\",\"doi\":\"10.1109/VLSIC.1993.920528\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A JPEG compliant Huffman decoder circuit has been developed. The circuit executes at 27 MHz in order to maintain image data transfer at CCIR 601 video rates. The circuit detects and decodes variable length Huffman codes in a single clock cycle by searching among all Huffman codes in the current table. The circuit utilizes a CAM with mask bits to perform this rapid search. The architecture also utilizes a double barrel shifter to window the next portion of the input bit stream to be examined, which makes the critical path as short as possible. According to the simulation results, the delay of execution in a cycle is 18.1 ns. The total memory size is 15K bits.\",\"PeriodicalId\":127467,\"journal\":{\"name\":\"Symposium 1993 on VLSI Circuits\",\"volume\":\"22 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1993-05-19\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"17\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Symposium 1993 on VLSI Circuits\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/VLSIC.1993.920528\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Symposium 1993 on VLSI Circuits","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VLSIC.1993.920528","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 17

摘要

开发了一种符合JPEG标准的霍夫曼解码器电路。该电路在27兆赫执行,以保持CCIR 601视频速率的图像数据传输。该电路通过搜索当前表中的所有霍夫曼码,在一个时钟周期内检测和解码可变长度的霍夫曼码。该电路利用带掩模位的CAM来执行这种快速搜索。该架构还利用双桶移位器对输入比特流的下一部分进行检查,从而使关键路径尽可能短。仿真结果表明,一个周期内的执行延迟为18.1 ns。总内存大小为15K位。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
A high-speed and compact-size JPEG Huffman decoder using CAM
A JPEG compliant Huffman decoder circuit has been developed. The circuit executes at 27 MHz in order to maintain image data transfer at CCIR 601 video rates. The circuit detects and decodes variable length Huffman codes in a single clock cycle by searching among all Huffman codes in the current table. The circuit utilizes a CAM with mask bits to perform this rapid search. The architecture also utilizes a double barrel shifter to window the next portion of the input bit stream to be examined, which makes the critical path as short as possible. According to the simulation results, the delay of execution in a cycle is 18.1 ns. The total memory size is 15K bits.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Open/folded bit-line arrangement for ultra high-density DRAMs A new very fast pull-in PLL system with anti-pseudo-lock function A 3 V data transceiver chip for dual-mode cellular communication systems A 12.5 ns 16 Mb CMOS SRAM Low voltage mixed analog/digital circuit design for portable equipment
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1