S. Suzuki, M. Nakao, T. Takeshima, M. Yoshida, M. Kikuchi, K. Nakamura
{"title":"128K字×8 b DRAM","authors":"S. Suzuki, M. Nakao, T. Takeshima, M. Yoshida, M. Kikuchi, K. Nakamura","doi":"10.1109/ISSCC.1984.1156592","DOIUrl":null,"url":null,"abstract":"THE DESIGN OF A 128K word x 8b MOS DRAM, which has a 120ns access time and 290mW power dissipation, will be described. In realizing the chip, 1p.m NMOS technology, with double level aluminum construction, has been utilized. The chip is non-address-multiplexed and accomodated in a 30-pin package; Figure 1. The RAM has operated on all memory cells. One of the major purposes of the project to be reported was to establish and demonstrate low-noise circuit technology. A dummy reversal technique, was adopted to introduce the half Vcc bit line precharge technique with dummy cells. A noise evaluation simulation in cell-array designing, based on a three dimensional capacitance calculation, was also conducted. Extensive utilization of double-level aluminum wiring, not only in the memory cell array, but also in peripheral circuits, has reduced substantially circuit noise. Moreover, it has drastically cut the time required for chip layout, while the cell occupation ratio is over 60%.","PeriodicalId":260117,"journal":{"name":"1984 IEEE International Solid-State Circuits Conference. Digest of Technical Papers","volume":"19 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"A 128K word × 8b DRAM\",\"authors\":\"S. Suzuki, M. Nakao, T. Takeshima, M. Yoshida, M. Kikuchi, K. Nakamura\",\"doi\":\"10.1109/ISSCC.1984.1156592\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"THE DESIGN OF A 128K word x 8b MOS DRAM, which has a 120ns access time and 290mW power dissipation, will be described. In realizing the chip, 1p.m NMOS technology, with double level aluminum construction, has been utilized. The chip is non-address-multiplexed and accomodated in a 30-pin package; Figure 1. The RAM has operated on all memory cells. One of the major purposes of the project to be reported was to establish and demonstrate low-noise circuit technology. A dummy reversal technique, was adopted to introduce the half Vcc bit line precharge technique with dummy cells. A noise evaluation simulation in cell-array designing, based on a three dimensional capacitance calculation, was also conducted. Extensive utilization of double-level aluminum wiring, not only in the memory cell array, but also in peripheral circuits, has reduced substantially circuit noise. Moreover, it has drastically cut the time required for chip layout, while the cell occupation ratio is over 60%.\",\"PeriodicalId\":260117,\"journal\":{\"name\":\"1984 IEEE International Solid-State Circuits Conference. Digest of Technical Papers\",\"volume\":\"19 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1900-01-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"1984 IEEE International Solid-State Circuits Conference. Digest of Technical Papers\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISSCC.1984.1156592\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"1984 IEEE International Solid-State Circuits Conference. Digest of Technical Papers","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISSCC.1984.1156592","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
THE DESIGN OF A 128K word x 8b MOS DRAM, which has a 120ns access time and 290mW power dissipation, will be described. In realizing the chip, 1p.m NMOS technology, with double level aluminum construction, has been utilized. The chip is non-address-multiplexed and accomodated in a 30-pin package; Figure 1. The RAM has operated on all memory cells. One of the major purposes of the project to be reported was to establish and demonstrate low-noise circuit technology. A dummy reversal technique, was adopted to introduce the half Vcc bit line precharge technique with dummy cells. A noise evaluation simulation in cell-array designing, based on a three dimensional capacitance calculation, was also conducted. Extensive utilization of double-level aluminum wiring, not only in the memory cell array, but also in peripheral circuits, has reduced substantially circuit noise. Moreover, it has drastically cut the time required for chip layout, while the cell occupation ratio is over 60%.