{"title":"双vt寄存器文件的低噪声局部位线技术","authors":"K. Sarfraz, M. Chan","doi":"10.1109/FTFC.2014.6828602","DOIUrl":null,"url":null,"abstract":"A low-noise local bitline technique is presented for dual-Vt register files. The proposed read port topology produces an equal magnitude of local bitline (LBL) leakage currents during standby and read `0¿ modes of operation. This feature allows a standard keeper to operate more effectively at reduced supply voltages due to suppressed LBL noise and permits robust memory operation down to data retention voltage (DRV). The LBL noise at DRV is reduced to 34.7% of the permitted noise level. Furthermore, LBL leakage currents are suppressed by 39.4% and 93.5% in standby and read `0¿ modes of operation with the proposed technique as compared to the conventional LBL technique under an equal LBL delay and robustness constraint. These benefits are achieved at the expense of 35.3% increase in bitcell area, 5.3% increase in energy consumption in a read operation and 14.5% degradation in the overall read delay.","PeriodicalId":138166,"journal":{"name":"2014 IEEE Faible Tension Faible Consommation","volume":"70 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-05-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A low-noise local bitline technique for dual-Vt register files\",\"authors\":\"K. Sarfraz, M. Chan\",\"doi\":\"10.1109/FTFC.2014.6828602\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A low-noise local bitline technique is presented for dual-Vt register files. The proposed read port topology produces an equal magnitude of local bitline (LBL) leakage currents during standby and read `0¿ modes of operation. This feature allows a standard keeper to operate more effectively at reduced supply voltages due to suppressed LBL noise and permits robust memory operation down to data retention voltage (DRV). The LBL noise at DRV is reduced to 34.7% of the permitted noise level. Furthermore, LBL leakage currents are suppressed by 39.4% and 93.5% in standby and read `0¿ modes of operation with the proposed technique as compared to the conventional LBL technique under an equal LBL delay and robustness constraint. These benefits are achieved at the expense of 35.3% increase in bitcell area, 5.3% increase in energy consumption in a read operation and 14.5% degradation in the overall read delay.\",\"PeriodicalId\":138166,\"journal\":{\"name\":\"2014 IEEE Faible Tension Faible Consommation\",\"volume\":\"70 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2014-05-04\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2014 IEEE Faible Tension Faible Consommation\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/FTFC.2014.6828602\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 IEEE Faible Tension Faible Consommation","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/FTFC.2014.6828602","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A low-noise local bitline technique for dual-Vt register files
A low-noise local bitline technique is presented for dual-Vt register files. The proposed read port topology produces an equal magnitude of local bitline (LBL) leakage currents during standby and read `0¿ modes of operation. This feature allows a standard keeper to operate more effectively at reduced supply voltages due to suppressed LBL noise and permits robust memory operation down to data retention voltage (DRV). The LBL noise at DRV is reduced to 34.7% of the permitted noise level. Furthermore, LBL leakage currents are suppressed by 39.4% and 93.5% in standby and read `0¿ modes of operation with the proposed technique as compared to the conventional LBL technique under an equal LBL delay and robustness constraint. These benefits are achieved at the expense of 35.3% increase in bitcell area, 5.3% increase in energy consumption in a read operation and 14.5% degradation in the overall read delay.