Savio Jay Sengupta, Samarthi Chakraborty, Tamal Sarkar, Md. Zishan Iqbal, M. Chanda
{"title":"亚阈值区高k介电介质对绝热逻辑电路性能的影响","authors":"Savio Jay Sengupta, Samarthi Chakraborty, Tamal Sarkar, Md. Zishan Iqbal, M. Chanda","doi":"10.1109/EDKCON.2018.8770492","DOIUrl":null,"url":null,"abstract":"Adiabatic logic style is efficient for the design and implementation of the low power, digital system, with reduced circuit delay. In this paper, effect of high K gate dielectric on the power dissipation and delay of the adiabatic logic circuits in sub-threshold regime for ultra-low power applications have been analysed in depth. Hence Energy Efficient Sub-Threshold Adiabatic Logic (EESAL)has been adopted as reference circuit. Besides, analytic models have been detailed to analyse the impact of temperature, supply voltage, capacitive load and frequency have been detailed for adiabatic logic circuits having different gate dielectric. Extensive SPICE simulations have been done to validate the analytical data. The analysis would be efficacious to choose the selective gate materials for the applications in the low power regime.","PeriodicalId":344143,"journal":{"name":"2018 IEEE Electron Devices Kolkata Conference (EDKCON)","volume":"37 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Effect of High-K Dielectric on the Performances of Adiabatic Logic Circuits in Sub-Threshold Regime\",\"authors\":\"Savio Jay Sengupta, Samarthi Chakraborty, Tamal Sarkar, Md. Zishan Iqbal, M. Chanda\",\"doi\":\"10.1109/EDKCON.2018.8770492\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Adiabatic logic style is efficient for the design and implementation of the low power, digital system, with reduced circuit delay. In this paper, effect of high K gate dielectric on the power dissipation and delay of the adiabatic logic circuits in sub-threshold regime for ultra-low power applications have been analysed in depth. Hence Energy Efficient Sub-Threshold Adiabatic Logic (EESAL)has been adopted as reference circuit. Besides, analytic models have been detailed to analyse the impact of temperature, supply voltage, capacitive load and frequency have been detailed for adiabatic logic circuits having different gate dielectric. Extensive SPICE simulations have been done to validate the analytical data. The analysis would be efficacious to choose the selective gate materials for the applications in the low power regime.\",\"PeriodicalId\":344143,\"journal\":{\"name\":\"2018 IEEE Electron Devices Kolkata Conference (EDKCON)\",\"volume\":\"37 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 IEEE Electron Devices Kolkata Conference (EDKCON)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EDKCON.2018.8770492\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 IEEE Electron Devices Kolkata Conference (EDKCON)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EDKCON.2018.8770492","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Effect of High-K Dielectric on the Performances of Adiabatic Logic Circuits in Sub-Threshold Regime
Adiabatic logic style is efficient for the design and implementation of the low power, digital system, with reduced circuit delay. In this paper, effect of high K gate dielectric on the power dissipation and delay of the adiabatic logic circuits in sub-threshold regime for ultra-low power applications have been analysed in depth. Hence Energy Efficient Sub-Threshold Adiabatic Logic (EESAL)has been adopted as reference circuit. Besides, analytic models have been detailed to analyse the impact of temperature, supply voltage, capacitive load and frequency have been detailed for adiabatic logic circuits having different gate dielectric. Extensive SPICE simulations have been done to validate the analytical data. The analysis would be efficacious to choose the selective gate materials for the applications in the low power regime.