{"title":"一种用于数字电视调谐器的新型半lo CMOS双上变频","authors":"S. Woo, K. Lee, G. Cho","doi":"10.1109/APASIC.2000.896946","DOIUrl":null,"url":null,"abstract":"A new CMOS Double-Upconverter (DUC) with half-LO for a DTV (Digital TV) tuner is proposed. It converts a wide-band input video RF signal spanning from 48 MHz to 810 MHz to an IF of 932 MHz with half local oscillator frequencies from 490 MHz to 871 MHz. The proposed architecture reduces the local oscillator frequency to half, which enables the integration on a single chip and reduces the overall power consumption. It also makes the image component low with its architectural property devised on the basis of the Weaver architecture. It is implemented with 0.8 /spl mu/m CMOS technology modified for RF applications.","PeriodicalId":313978,"journal":{"name":"Proceedings of Second IEEE Asia Pacific Conference on ASICs. AP-ASIC 2000 (Cat. No.00EX434)","volume":"23 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2000-08-28","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A new CMOS double-upconverter with half-LO for DTV tuner\",\"authors\":\"S. Woo, K. Lee, G. Cho\",\"doi\":\"10.1109/APASIC.2000.896946\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A new CMOS Double-Upconverter (DUC) with half-LO for a DTV (Digital TV) tuner is proposed. It converts a wide-band input video RF signal spanning from 48 MHz to 810 MHz to an IF of 932 MHz with half local oscillator frequencies from 490 MHz to 871 MHz. The proposed architecture reduces the local oscillator frequency to half, which enables the integration on a single chip and reduces the overall power consumption. It also makes the image component low with its architectural property devised on the basis of the Weaver architecture. It is implemented with 0.8 /spl mu/m CMOS technology modified for RF applications.\",\"PeriodicalId\":313978,\"journal\":{\"name\":\"Proceedings of Second IEEE Asia Pacific Conference on ASICs. AP-ASIC 2000 (Cat. No.00EX434)\",\"volume\":\"23 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2000-08-28\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of Second IEEE Asia Pacific Conference on ASICs. AP-ASIC 2000 (Cat. No.00EX434)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/APASIC.2000.896946\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of Second IEEE Asia Pacific Conference on ASICs. AP-ASIC 2000 (Cat. No.00EX434)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/APASIC.2000.896946","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A new CMOS double-upconverter with half-LO for DTV tuner
A new CMOS Double-Upconverter (DUC) with half-LO for a DTV (Digital TV) tuner is proposed. It converts a wide-band input video RF signal spanning from 48 MHz to 810 MHz to an IF of 932 MHz with half local oscillator frequencies from 490 MHz to 871 MHz. The proposed architecture reduces the local oscillator frequency to half, which enables the integration on a single chip and reduces the overall power consumption. It also makes the image component low with its architectural property devised on the basis of the Weaver architecture. It is implemented with 0.8 /spl mu/m CMOS technology modified for RF applications.