提高8T/6T柱解耦SRAM电池成品率的分闸机会的统计评估

R. Kanj, R. Joshi, Keunwoo Kim, Richard Q. Williams, S. Nassif
{"title":"提高8T/6T柱解耦SRAM电池成品率的分闸机会的统计评估","authors":"R. Kanj, R. Joshi, Keunwoo Kim, Richard Q. Williams, S. Nassif","doi":"10.1109/ISQED.2008.24","DOIUrl":null,"url":null,"abstract":"We study the yield improvements of mixed/split gate designs in 45 nm FinFET technology. The original contributions of this paper are: fast statistical analysis for FinFET designs including 6T and 8T column- decoupled designs, and the proposed low-voltage 6T- column-decoupled SRAM cell using stacked_and FinFET devices. Sensitivities of the cell yield to device design uncertainties and process variations are evaluated. Statistical analysis indicates that column-decoupled cells can help lower the stability requirement on the cell beta ratio and hence relax the design limitations with FinFET technology such as quantization penalties. Furthermore, physical cell image diagrams show that the 6T-decoupled cell suffers very small area penalties compared to the traditional double gate designs. Fast statistical analysis techniques are used to estimate yield trend. Numerical device/circuit mix-mode simulations support the predicted trends. Threshold voltage variations due to random dopant fluctuations are estimated using a macroscopic modeling method. The impact of fin-height variations is also evaluated.","PeriodicalId":243121,"journal":{"name":"9th International Symposium on Quality Electronic Design (isqed 2008)","volume":"2010 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-03-17","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":"{\"title\":\"Statistical Evaluation of Split Gate Opportunities for Improved 8T/6T Column-Decoupled SRAM Cell Yield\",\"authors\":\"R. Kanj, R. Joshi, Keunwoo Kim, Richard Q. Williams, S. Nassif\",\"doi\":\"10.1109/ISQED.2008.24\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"We study the yield improvements of mixed/split gate designs in 45 nm FinFET technology. The original contributions of this paper are: fast statistical analysis for FinFET designs including 6T and 8T column- decoupled designs, and the proposed low-voltage 6T- column-decoupled SRAM cell using stacked_and FinFET devices. Sensitivities of the cell yield to device design uncertainties and process variations are evaluated. Statistical analysis indicates that column-decoupled cells can help lower the stability requirement on the cell beta ratio and hence relax the design limitations with FinFET technology such as quantization penalties. Furthermore, physical cell image diagrams show that the 6T-decoupled cell suffers very small area penalties compared to the traditional double gate designs. Fast statistical analysis techniques are used to estimate yield trend. Numerical device/circuit mix-mode simulations support the predicted trends. Threshold voltage variations due to random dopant fluctuations are estimated using a macroscopic modeling method. The impact of fin-height variations is also evaluated.\",\"PeriodicalId\":243121,\"journal\":{\"name\":\"9th International Symposium on Quality Electronic Design (isqed 2008)\",\"volume\":\"2010 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2008-03-17\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"5\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"9th International Symposium on Quality Electronic Design (isqed 2008)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISQED.2008.24\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"9th International Symposium on Quality Electronic Design (isqed 2008)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISQED.2008.24","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5

摘要

我们研究了45纳米FinFET技术中混合/分栅设计的良率改进。本文的原始贡献是:对包括6T和8T列解耦设计在内的FinFET设计进行快速统计分析,以及使用堆叠和FinFET器件提出的低压6T列解耦SRAM单元。评估了电池产率对器件设计不确定性和工艺变化的敏感性。统计分析表明,柱解耦单元有助于降低对单元β比的稳定性要求,从而放宽FinFET技术的设计限制,如量化惩罚。此外,物理单元图像图显示,与传统的双栅极设计相比,6t解耦单元的面积损失非常小。采用快速统计分析技术估计产量趋势。数值器件/电路混合模式模拟支持预测的趋势。使用宏观建模方法估计了随机掺杂波动引起的阈值电压变化。对鱼鳍高度变化的影响也进行了评价。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Statistical Evaluation of Split Gate Opportunities for Improved 8T/6T Column-Decoupled SRAM Cell Yield
We study the yield improvements of mixed/split gate designs in 45 nm FinFET technology. The original contributions of this paper are: fast statistical analysis for FinFET designs including 6T and 8T column- decoupled designs, and the proposed low-voltage 6T- column-decoupled SRAM cell using stacked_and FinFET devices. Sensitivities of the cell yield to device design uncertainties and process variations are evaluated. Statistical analysis indicates that column-decoupled cells can help lower the stability requirement on the cell beta ratio and hence relax the design limitations with FinFET technology such as quantization penalties. Furthermore, physical cell image diagrams show that the 6T-decoupled cell suffers very small area penalties compared to the traditional double gate designs. Fast statistical analysis techniques are used to estimate yield trend. Numerical device/circuit mix-mode simulations support the predicted trends. Threshold voltage variations due to random dopant fluctuations are estimated using a macroscopic modeling method. The impact of fin-height variations is also evaluated.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A Low Energy Two-Step Successive Approximation Algorithm for ADC Design Robust Analog Design for Automotive Applications by Design Centering with Safe Operating Areas Characterization of Standard Cells for Intra-Cell Mismatch Variations Noise Interaction Between Power Distribution Grids and Substrate Error-Tolerant SRAM Design for Ultra-Low Power Standby Operation
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1