M. García-Valderas, M. Portela-García, C. López-Ongil, L. Entrena
{"title":"暂态故障仿真技术在嵌入式存储器电路中的扩展","authors":"M. García-Valderas, M. Portela-García, C. López-Ongil, L. Entrena","doi":"10.1109/DDECS.2006.1649615","DOIUrl":null,"url":null,"abstract":"Fault injection is commonly used for evaluation of fault tolerance of safety-critical systems. Among the possible fault injection techniques, FPGA-based emulation is very attractive because of its superior performance. In particular, autonomous emulation technique can provide emulation speeds in the order of millions of faults per second. In this paper FPGA-based emulation is extended to circuits with embedded memories. To this purpose, an instrumented memory model is proposed that can be progressively enhanced to increase accuracy at the cost of a larger overhead. Also, an efficient fault injection mechanism is described. This model can be integrated in a seamless manner in an autonomous emulation system, as it is demonstrated using the LEON2 processor benchmark","PeriodicalId":158707,"journal":{"name":"2006 IEEE Design and Diagnostics of Electronic Circuits and systems","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-04-18","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"An Extension of Transient Fault Emulation Techniques to Circuits with Embedded Memories\",\"authors\":\"M. García-Valderas, M. Portela-García, C. López-Ongil, L. Entrena\",\"doi\":\"10.1109/DDECS.2006.1649615\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Fault injection is commonly used for evaluation of fault tolerance of safety-critical systems. Among the possible fault injection techniques, FPGA-based emulation is very attractive because of its superior performance. In particular, autonomous emulation technique can provide emulation speeds in the order of millions of faults per second. In this paper FPGA-based emulation is extended to circuits with embedded memories. To this purpose, an instrumented memory model is proposed that can be progressively enhanced to increase accuracy at the cost of a larger overhead. Also, an efficient fault injection mechanism is described. This model can be integrated in a seamless manner in an autonomous emulation system, as it is demonstrated using the LEON2 processor benchmark\",\"PeriodicalId\":158707,\"journal\":{\"name\":\"2006 IEEE Design and Diagnostics of Electronic Circuits and systems\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2006-04-18\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2006 IEEE Design and Diagnostics of Electronic Circuits and systems\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/DDECS.2006.1649615\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2006 IEEE Design and Diagnostics of Electronic Circuits and systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DDECS.2006.1649615","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
An Extension of Transient Fault Emulation Techniques to Circuits with Embedded Memories
Fault injection is commonly used for evaluation of fault tolerance of safety-critical systems. Among the possible fault injection techniques, FPGA-based emulation is very attractive because of its superior performance. In particular, autonomous emulation technique can provide emulation speeds in the order of millions of faults per second. In this paper FPGA-based emulation is extended to circuits with embedded memories. To this purpose, an instrumented memory model is proposed that can be progressively enhanced to increase accuracy at the cost of a larger overhead. Also, an efficient fault injection mechanism is described. This model can be integrated in a seamless manner in an autonomous emulation system, as it is demonstrated using the LEON2 processor benchmark