{"title":"一种新颖的低功耗、高性能的多米诺逻辑设计技术","authors":"Sunil Kavatkar, Girish Gidaye","doi":"10.1109/IBSS.2015.7456636","DOIUrl":null,"url":null,"abstract":"Domino logic circuits are most often used in high performance designs such as microprocessors because of high speed and less area over the static logic. But these domino logics suffer from high power dissipation and low noise tolerance. In this paper the earlier proposed techniques to reduce power consumption of Domino logic such as Dual Threshold Voltage (DTV), Dual Threshold Voltage-Voltage Scaling (DTVS) and Stacked Transistor Dual Threshold Voltage (ST-DTV) are analyzed. A novel technique using Dual Threshold Voltage technique with Stacked Transistor only in pull-up path along with Voltage Scaling and Charge Sharing technique is proposed in this paper. The proposed technique gives smaller power dissipation with better Power Delay Product (PDP) compared to earlier power reduction techniques. The gate length biasing technique can be used to further reduce the leakage power. The impact of gate length biasing on the proposed design is shown in the later part of the paper. The proposed design is simulated using 3 input OR gate at 28 nm bulk CMOS technology. The simulations are performed with Mentor Graphics ELDO 13.2 and EZ-wave simulators.","PeriodicalId":317804,"journal":{"name":"2015 IEEE Bombay Section Symposium (IBSS)","volume":"130 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"A novel low power, high performance design technique for domino logic\",\"authors\":\"Sunil Kavatkar, Girish Gidaye\",\"doi\":\"10.1109/IBSS.2015.7456636\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Domino logic circuits are most often used in high performance designs such as microprocessors because of high speed and less area over the static logic. But these domino logics suffer from high power dissipation and low noise tolerance. In this paper the earlier proposed techniques to reduce power consumption of Domino logic such as Dual Threshold Voltage (DTV), Dual Threshold Voltage-Voltage Scaling (DTVS) and Stacked Transistor Dual Threshold Voltage (ST-DTV) are analyzed. A novel technique using Dual Threshold Voltage technique with Stacked Transistor only in pull-up path along with Voltage Scaling and Charge Sharing technique is proposed in this paper. The proposed technique gives smaller power dissipation with better Power Delay Product (PDP) compared to earlier power reduction techniques. The gate length biasing technique can be used to further reduce the leakage power. The impact of gate length biasing on the proposed design is shown in the later part of the paper. The proposed design is simulated using 3 input OR gate at 28 nm bulk CMOS technology. The simulations are performed with Mentor Graphics ELDO 13.2 and EZ-wave simulators.\",\"PeriodicalId\":317804,\"journal\":{\"name\":\"2015 IEEE Bombay Section Symposium (IBSS)\",\"volume\":\"130 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-09-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 IEEE Bombay Section Symposium (IBSS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IBSS.2015.7456636\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 IEEE Bombay Section Symposium (IBSS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IBSS.2015.7456636","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A novel low power, high performance design technique for domino logic
Domino logic circuits are most often used in high performance designs such as microprocessors because of high speed and less area over the static logic. But these domino logics suffer from high power dissipation and low noise tolerance. In this paper the earlier proposed techniques to reduce power consumption of Domino logic such as Dual Threshold Voltage (DTV), Dual Threshold Voltage-Voltage Scaling (DTVS) and Stacked Transistor Dual Threshold Voltage (ST-DTV) are analyzed. A novel technique using Dual Threshold Voltage technique with Stacked Transistor only in pull-up path along with Voltage Scaling and Charge Sharing technique is proposed in this paper. The proposed technique gives smaller power dissipation with better Power Delay Product (PDP) compared to earlier power reduction techniques. The gate length biasing technique can be used to further reduce the leakage power. The impact of gate length biasing on the proposed design is shown in the later part of the paper. The proposed design is simulated using 3 input OR gate at 28 nm bulk CMOS technology. The simulations are performed with Mentor Graphics ELDO 13.2 and EZ-wave simulators.