目标:针对细胞内部缺陷的时序感知门穷举转换ATPG

Ang-Feng Lin, Kuan-Yu Liao, Kuan-Ying Chiang, C. Li
{"title":"目标:针对细胞内部缺陷的时序感知门穷举转换ATPG","authors":"Ang-Feng Lin, Kuan-Yu Liao, Kuan-Ying Chiang, C. Li","doi":"10.1109/VLSI-DAT.2015.7114503","DOIUrl":null,"url":null,"abstract":"Some cell-internal defects can be modeled as small delay faults. This paper presents a timing-aware gate exhaustive transition fault (TARGET) ATPG for cell-internal defects. Our ATPG tries to launch gate output transitions from as many different gate input transitions as possible. We defined TARGET coverage and TARGET SDQL to evaluate the quality of our test sets. TARGET does not require exhaustive SPICE simulation to characterize each library cell. Compared with traditional N-detect and timing-aware test patterns, the proposed TARGET test patterns have better TARGET coverage given the same test length.","PeriodicalId":369130,"journal":{"name":"VLSI Design, Automation and Test(VLSI-DAT)","volume":"17 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-04-27","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"TARGET: Timing-AwaRe Gate Exhaustive Transition ATPG for cell-internal defects\",\"authors\":\"Ang-Feng Lin, Kuan-Yu Liao, Kuan-Ying Chiang, C. Li\",\"doi\":\"10.1109/VLSI-DAT.2015.7114503\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Some cell-internal defects can be modeled as small delay faults. This paper presents a timing-aware gate exhaustive transition fault (TARGET) ATPG for cell-internal defects. Our ATPG tries to launch gate output transitions from as many different gate input transitions as possible. We defined TARGET coverage and TARGET SDQL to evaluate the quality of our test sets. TARGET does not require exhaustive SPICE simulation to characterize each library cell. Compared with traditional N-detect and timing-aware test patterns, the proposed TARGET test patterns have better TARGET coverage given the same test length.\",\"PeriodicalId\":369130,\"journal\":{\"name\":\"VLSI Design, Automation and Test(VLSI-DAT)\",\"volume\":\"17 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-04-27\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"VLSI Design, Automation and Test(VLSI-DAT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/VLSI-DAT.2015.7114503\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"VLSI Design, Automation and Test(VLSI-DAT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VLSI-DAT.2015.7114503","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

一些单元内部缺陷可以建模为小延迟故障。提出了一种针对胞体内部缺陷的时间感知门穷举过渡故障(TARGET) ATPG。我们的ATPG尝试从尽可能多的不同的门输入转换中启动门输出转换。我们定义了TARGET覆盖率和TARGET SDQL来评估我们测试集的质量。TARGET不需要详尽的SPICE模拟来描述每个库单元。与传统的n检测和时间感知测试模式相比,在相同的测试长度下,本文提出的TARGET测试模式具有更好的TARGET覆盖率。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
TARGET: Timing-AwaRe Gate Exhaustive Transition ATPG for cell-internal defects
Some cell-internal defects can be modeled as small delay faults. This paper presents a timing-aware gate exhaustive transition fault (TARGET) ATPG for cell-internal defects. Our ATPG tries to launch gate output transitions from as many different gate input transitions as possible. We defined TARGET coverage and TARGET SDQL to evaluate the quality of our test sets. TARGET does not require exhaustive SPICE simulation to characterize each library cell. Compared with traditional N-detect and timing-aware test patterns, the proposed TARGET test patterns have better TARGET coverage given the same test length.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A 127 fJ/conv. continuous-time delta-sigma modulator with a DWA-embedded two-step time-domain quantizer Biomedical devices and instruments for point-of-care diagnosis Cost challenges on the way to the Internet of Things An in-pixel equalizer with kTC noise cancellation and FPN reduction for time-of-flight CMOS image sensor A dual-edge sampling CES delay-locked loop based clock and data recovery circuits
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1