{"title":"一种用于高速图像压缩的VLSI数据压缩芯片","authors":"Yi-Chieh Chang, P. Kapoor, R. Joshi, M. Suriano","doi":"10.1109/NORTHC.1994.643323","DOIUrl":null,"url":null,"abstract":"A VLSI chip has been designed to perform a high-speed pyramid data compression algorithm for image processing. The algorithm implemented in the VLSI chip requires dramatically less computations yet it is an effective technique to perform the data compression. The computational complexity of the algorithm is at least 10 times less than that of the standard algorithm, JPEG while offering comparable performances in image quality to JPEG. Moreover, due to the simplified computational algorithm, the hardware complexity will be 3 to 4 times less than the VLSI chips based on JPEG, thus the cost/performance of the proposed VLSI data compression chip will be 30 to 40 times cheaper than any existing standard data compression chip.","PeriodicalId":218454,"journal":{"name":"Proceedings of NORTHCON '94","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1994-10-11","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A VLSI data compression chip for high-speed image compression\",\"authors\":\"Yi-Chieh Chang, P. Kapoor, R. Joshi, M. Suriano\",\"doi\":\"10.1109/NORTHC.1994.643323\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A VLSI chip has been designed to perform a high-speed pyramid data compression algorithm for image processing. The algorithm implemented in the VLSI chip requires dramatically less computations yet it is an effective technique to perform the data compression. The computational complexity of the algorithm is at least 10 times less than that of the standard algorithm, JPEG while offering comparable performances in image quality to JPEG. Moreover, due to the simplified computational algorithm, the hardware complexity will be 3 to 4 times less than the VLSI chips based on JPEG, thus the cost/performance of the proposed VLSI data compression chip will be 30 to 40 times cheaper than any existing standard data compression chip.\",\"PeriodicalId\":218454,\"journal\":{\"name\":\"Proceedings of NORTHCON '94\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1994-10-11\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of NORTHCON '94\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/NORTHC.1994.643323\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of NORTHCON '94","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/NORTHC.1994.643323","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A VLSI data compression chip for high-speed image compression
A VLSI chip has been designed to perform a high-speed pyramid data compression algorithm for image processing. The algorithm implemented in the VLSI chip requires dramatically less computations yet it is an effective technique to perform the data compression. The computational complexity of the algorithm is at least 10 times less than that of the standard algorithm, JPEG while offering comparable performances in image quality to JPEG. Moreover, due to the simplified computational algorithm, the hardware complexity will be 3 to 4 times less than the VLSI chips based on JPEG, thus the cost/performance of the proposed VLSI data compression chip will be 30 to 40 times cheaper than any existing standard data compression chip.