{"title":"基于硬件的高效嵌入式系统去马赛克算法","authors":"Junshi Liu, Yun Pan, Wenkai Ding, R. Huan","doi":"10.1109/WCSP.2013.6677199","DOIUrl":null,"url":null,"abstract":"With the growing need of the high quality image captured by the camera in smartphones and other portable equipment, it is necessary to implement the demosaicking algorithm hardcore into the embedded system to balance the tradeoff between the power and performance. However, current demosaicking algorithms either produce poor image quality due to their focus on low cost hardware, or are too complex to be implemented into the embedded system. In this paper, we propose a cost effective demosaicking algorithm based on edge-orientation map and realize the algorithm in hardware. The proposed algorithm can reduce great hardware cost by adjusting the interpolation flow and simplifying the topology of edge-orientation map. The algorithm has been verified to be high performance by subjective measurement and color peak signal to noise ratio (CPSNR) and has been implemented in Altera FPGA with greatly reduced resources and a real time speed of 200MHz.","PeriodicalId":342639,"journal":{"name":"2013 International Conference on Wireless Communications and Signal Processing","volume":"32 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-12-02","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Cost effective hardware based demosaicking algorithm for embedded system\",\"authors\":\"Junshi Liu, Yun Pan, Wenkai Ding, R. Huan\",\"doi\":\"10.1109/WCSP.2013.6677199\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"With the growing need of the high quality image captured by the camera in smartphones and other portable equipment, it is necessary to implement the demosaicking algorithm hardcore into the embedded system to balance the tradeoff between the power and performance. However, current demosaicking algorithms either produce poor image quality due to their focus on low cost hardware, or are too complex to be implemented into the embedded system. In this paper, we propose a cost effective demosaicking algorithm based on edge-orientation map and realize the algorithm in hardware. The proposed algorithm can reduce great hardware cost by adjusting the interpolation flow and simplifying the topology of edge-orientation map. The algorithm has been verified to be high performance by subjective measurement and color peak signal to noise ratio (CPSNR) and has been implemented in Altera FPGA with greatly reduced resources and a real time speed of 200MHz.\",\"PeriodicalId\":342639,\"journal\":{\"name\":\"2013 International Conference on Wireless Communications and Signal Processing\",\"volume\":\"32 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-12-02\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 International Conference on Wireless Communications and Signal Processing\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/WCSP.2013.6677199\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 International Conference on Wireless Communications and Signal Processing","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/WCSP.2013.6677199","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Cost effective hardware based demosaicking algorithm for embedded system
With the growing need of the high quality image captured by the camera in smartphones and other portable equipment, it is necessary to implement the demosaicking algorithm hardcore into the embedded system to balance the tradeoff between the power and performance. However, current demosaicking algorithms either produce poor image quality due to their focus on low cost hardware, or are too complex to be implemented into the embedded system. In this paper, we propose a cost effective demosaicking algorithm based on edge-orientation map and realize the algorithm in hardware. The proposed algorithm can reduce great hardware cost by adjusting the interpolation flow and simplifying the topology of edge-orientation map. The algorithm has been verified to be high performance by subjective measurement and color peak signal to noise ratio (CPSNR) and has been implemented in Altera FPGA with greatly reduced resources and a real time speed of 200MHz.