45 v pLDMOS-SCR (p-n-p排列)器件的ESD保护设计

Shen-Li Chen, Yu-Ting Huang, Chih-Ying Yen, K. Chen, Yi-Cih Wu, Jia-Ming Lin, Chih-Hung Yang
{"title":"45 v pLDMOS-SCR (p-n-p排列)器件的ESD保护设计","authors":"Shen-Li Chen, Yu-Ting Huang, Chih-Ying Yen, K. Chen, Yi-Cih Wu, Jia-Ming Lin, Chih-Hung Yang","doi":"10.1109/GCCE.2016.7800464","DOIUrl":null,"url":null,"abstract":"An evaluation of electrostatic-discharge (ESD) reliability by changing the source-end layout of 45-V HV pLDMOS devices is investigated in this paper. After testing and systematic analysis, it can be found that a traditional pLDMOS sample is always very weak in ESD issues (It2= 0.107-A). At the same time, if a pLDMOS with a stripe type embedded SCR (p-n-p-arrangement in the drain-end); the corresponding secondary breakdown-current value can be improved about 501.9% as comparing with a pure pLDMOS. Furthermore, when a pLDMOS-SCR possesses the p-n-p-arranged stripe type and source discrete technique, the trigger voltage (Vt1) values of these samples are all about 45-V ~ 47-V. Next, the holding-voltage (Vh) values were slowly increased with the OD-rows number decreased. Also, the secondary breakdown-current (It2) capabilities are upgraded to 3-A ~ 4-A except for S_DIS 3. Eventually, it can be concluded that a discrete distribution in the source region of a pLDMOS-SCR will upgrade the anti-ESD capability effectively as this embedded SCR is p-n-p-arranged in the drain side.","PeriodicalId":416104,"journal":{"name":"2016 IEEE 5th Global Conference on Consumer Electronics","volume":"70 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"ESD protection design for the 45-V pLDMOS-SCR (p-n-p-arranged) devices with source-discrete distributions\",\"authors\":\"Shen-Li Chen, Yu-Ting Huang, Chih-Ying Yen, K. Chen, Yi-Cih Wu, Jia-Ming Lin, Chih-Hung Yang\",\"doi\":\"10.1109/GCCE.2016.7800464\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"An evaluation of electrostatic-discharge (ESD) reliability by changing the source-end layout of 45-V HV pLDMOS devices is investigated in this paper. After testing and systematic analysis, it can be found that a traditional pLDMOS sample is always very weak in ESD issues (It2= 0.107-A). At the same time, if a pLDMOS with a stripe type embedded SCR (p-n-p-arrangement in the drain-end); the corresponding secondary breakdown-current value can be improved about 501.9% as comparing with a pure pLDMOS. Furthermore, when a pLDMOS-SCR possesses the p-n-p-arranged stripe type and source discrete technique, the trigger voltage (Vt1) values of these samples are all about 45-V ~ 47-V. Next, the holding-voltage (Vh) values were slowly increased with the OD-rows number decreased. Also, the secondary breakdown-current (It2) capabilities are upgraded to 3-A ~ 4-A except for S_DIS 3. Eventually, it can be concluded that a discrete distribution in the source region of a pLDMOS-SCR will upgrade the anti-ESD capability effectively as this embedded SCR is p-n-p-arranged in the drain side.\",\"PeriodicalId\":416104,\"journal\":{\"name\":\"2016 IEEE 5th Global Conference on Consumer Electronics\",\"volume\":\"70 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2016-10-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2016 IEEE 5th Global Conference on Consumer Electronics\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/GCCE.2016.7800464\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE 5th Global Conference on Consumer Electronics","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/GCCE.2016.7800464","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

研究了改变45 v高压pLDMOS器件源端布局对静电放电可靠性的影响。经过测试和系统分析,可以发现传统的pLDMOS样品在ESD问题上总是很弱(It2= 0.107-A)。同时,如果pLDMOS具有条带型嵌入式可控硅(p-n-p排在漏极端);与纯pLDMOS相比,二次击穿电流值可提高约501.9%。此外,当pLDMOS-SCR采用p-n-p排列条纹型和源离散技术时,这些样品的触发电压(Vt1)值均在45 v ~ 47 v之间。其次,保持电压(Vh)值随着od行数的减少而缓慢升高。此外,除S_DIS 3外,二次击穿电流(It2)能力升级为3- a ~ 4-A。最后,可以得出结论,pLDMOS-SCR的源区离散分布将有效提升抗esd能力,因为这种嵌入式SCR是p-n-p排列在漏极侧。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
ESD protection design for the 45-V pLDMOS-SCR (p-n-p-arranged) devices with source-discrete distributions
An evaluation of electrostatic-discharge (ESD) reliability by changing the source-end layout of 45-V HV pLDMOS devices is investigated in this paper. After testing and systematic analysis, it can be found that a traditional pLDMOS sample is always very weak in ESD issues (It2= 0.107-A). At the same time, if a pLDMOS with a stripe type embedded SCR (p-n-p-arrangement in the drain-end); the corresponding secondary breakdown-current value can be improved about 501.9% as comparing with a pure pLDMOS. Furthermore, when a pLDMOS-SCR possesses the p-n-p-arranged stripe type and source discrete technique, the trigger voltage (Vt1) values of these samples are all about 45-V ~ 47-V. Next, the holding-voltage (Vh) values were slowly increased with the OD-rows number decreased. Also, the secondary breakdown-current (It2) capabilities are upgraded to 3-A ~ 4-A except for S_DIS 3. Eventually, it can be concluded that a discrete distribution in the source region of a pLDMOS-SCR will upgrade the anti-ESD capability effectively as this embedded SCR is p-n-p-arranged in the drain side.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
High power factor boost PFC controller with feedforward adaptive on-time control Comprehensive deformed map generation for wristwatch-type wearable devices based on landmark-based partitioning Analysis of fill-in-blank problem solution results in Java programming course Accuracy improvement in human detection using HOG features on train-mounted camera New intelligent glass curtain with IT2FLC for conversion efficiency enhancement of PV system
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1