{"title":"HyperLynx中TI处理器与DDR2接口的仿真方法及时序验证","authors":"S. Shah","doi":"10.1109/IBCAST.2019.8667264","DOIUrl":null,"url":null,"abstract":"This paper discusses about the Pre-layout and Post-layout simulations methodology of DDR2 interface present between TMS3206455 (Microprocessor from Texas Instruments) and MT47H64M16 (DDR2 memory from Micron) of the controller card. Simulations have been performed in HyperLynx software. Simulation models used such as IBIS models, its validation and generated controller timing model for simulation is also discussed. Interface signals are simulated in LineSim which is Pre-layout simulation tool of HyperLynx software. Also described in this paper the constraints of signals which have been developed at the pre layout stage and ensures the proper timing of data, strobe, mask, address, control and command signals. The constraints are then exported to BoardSim which is used for Post-layout simulations. BoardSim Simulation results show the correlation with LineSim results and validate the timing between selected processor and DDR2 memory.","PeriodicalId":335329,"journal":{"name":"2019 16th International Bhurban Conference on Applied Sciences and Technology (IBCAST)","volume":"101 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Simulation Methodology of DDR2 Interface with TI Processor and Timing Verification in HyperLynx\",\"authors\":\"S. Shah\",\"doi\":\"10.1109/IBCAST.2019.8667264\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper discusses about the Pre-layout and Post-layout simulations methodology of DDR2 interface present between TMS3206455 (Microprocessor from Texas Instruments) and MT47H64M16 (DDR2 memory from Micron) of the controller card. Simulations have been performed in HyperLynx software. Simulation models used such as IBIS models, its validation and generated controller timing model for simulation is also discussed. Interface signals are simulated in LineSim which is Pre-layout simulation tool of HyperLynx software. Also described in this paper the constraints of signals which have been developed at the pre layout stage and ensures the proper timing of data, strobe, mask, address, control and command signals. The constraints are then exported to BoardSim which is used for Post-layout simulations. BoardSim Simulation results show the correlation with LineSim results and validate the timing between selected processor and DDR2 memory.\",\"PeriodicalId\":335329,\"journal\":{\"name\":\"2019 16th International Bhurban Conference on Applied Sciences and Technology (IBCAST)\",\"volume\":\"101 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2019-01-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2019 16th International Bhurban Conference on Applied Sciences and Technology (IBCAST)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IBCAST.2019.8667264\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 16th International Bhurban Conference on Applied Sciences and Technology (IBCAST)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IBCAST.2019.8667264","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Simulation Methodology of DDR2 Interface with TI Processor and Timing Verification in HyperLynx
This paper discusses about the Pre-layout and Post-layout simulations methodology of DDR2 interface present between TMS3206455 (Microprocessor from Texas Instruments) and MT47H64M16 (DDR2 memory from Micron) of the controller card. Simulations have been performed in HyperLynx software. Simulation models used such as IBIS models, its validation and generated controller timing model for simulation is also discussed. Interface signals are simulated in LineSim which is Pre-layout simulation tool of HyperLynx software. Also described in this paper the constraints of signals which have been developed at the pre layout stage and ensures the proper timing of data, strobe, mask, address, control and command signals. The constraints are then exported to BoardSim which is used for Post-layout simulations. BoardSim Simulation results show the correlation with LineSim results and validate the timing between selected processor and DDR2 memory.