HyperLynx中TI处理器与DDR2接口的仿真方法及时序验证

S. Shah
{"title":"HyperLynx中TI处理器与DDR2接口的仿真方法及时序验证","authors":"S. Shah","doi":"10.1109/IBCAST.2019.8667264","DOIUrl":null,"url":null,"abstract":"This paper discusses about the Pre-layout and Post-layout simulations methodology of DDR2 interface present between TMS3206455 (Microprocessor from Texas Instruments) and MT47H64M16 (DDR2 memory from Micron) of the controller card. Simulations have been performed in HyperLynx software. Simulation models used such as IBIS models, its validation and generated controller timing model for simulation is also discussed. Interface signals are simulated in LineSim which is Pre-layout simulation tool of HyperLynx software. Also described in this paper the constraints of signals which have been developed at the pre layout stage and ensures the proper timing of data, strobe, mask, address, control and command signals. The constraints are then exported to BoardSim which is used for Post-layout simulations. BoardSim Simulation results show the correlation with LineSim results and validate the timing between selected processor and DDR2 memory.","PeriodicalId":335329,"journal":{"name":"2019 16th International Bhurban Conference on Applied Sciences and Technology (IBCAST)","volume":"101 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Simulation Methodology of DDR2 Interface with TI Processor and Timing Verification in HyperLynx\",\"authors\":\"S. Shah\",\"doi\":\"10.1109/IBCAST.2019.8667264\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper discusses about the Pre-layout and Post-layout simulations methodology of DDR2 interface present between TMS3206455 (Microprocessor from Texas Instruments) and MT47H64M16 (DDR2 memory from Micron) of the controller card. Simulations have been performed in HyperLynx software. Simulation models used such as IBIS models, its validation and generated controller timing model for simulation is also discussed. Interface signals are simulated in LineSim which is Pre-layout simulation tool of HyperLynx software. Also described in this paper the constraints of signals which have been developed at the pre layout stage and ensures the proper timing of data, strobe, mask, address, control and command signals. The constraints are then exported to BoardSim which is used for Post-layout simulations. BoardSim Simulation results show the correlation with LineSim results and validate the timing between selected processor and DDR2 memory.\",\"PeriodicalId\":335329,\"journal\":{\"name\":\"2019 16th International Bhurban Conference on Applied Sciences and Technology (IBCAST)\",\"volume\":\"101 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2019-01-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2019 16th International Bhurban Conference on Applied Sciences and Technology (IBCAST)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IBCAST.2019.8667264\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 16th International Bhurban Conference on Applied Sciences and Technology (IBCAST)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IBCAST.2019.8667264","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

本文讨论了TMS3206455(德州仪器公司的微处理器)和MT47H64M16(美光公司的DDR2存储器)之间的DDR2接口的预布局和后布局仿真方法。在HyperLynx软件中进行了仿真。本文还讨论了IBIS模型及其验证和生成的控制器定时模型等仿真模型。在HyperLynx软件的预布局仿真工具LineSim中对接口信号进行仿真。本文还描述了在预布局阶段已开发的信号约束,以确保数据、频闪、掩码、地址、控制和命令信号的适当时序。然后将约束导出到BoardSim,用于后期布局模拟。BoardSim仿真结果显示了与LineSim结果的相关性,并验证了所选处理器和DDR2内存之间的时序。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Simulation Methodology of DDR2 Interface with TI Processor and Timing Verification in HyperLynx
This paper discusses about the Pre-layout and Post-layout simulations methodology of DDR2 interface present between TMS3206455 (Microprocessor from Texas Instruments) and MT47H64M16 (DDR2 memory from Micron) of the controller card. Simulations have been performed in HyperLynx software. Simulation models used such as IBIS models, its validation and generated controller timing model for simulation is also discussed. Interface signals are simulated in LineSim which is Pre-layout simulation tool of HyperLynx software. Also described in this paper the constraints of signals which have been developed at the pre layout stage and ensures the proper timing of data, strobe, mask, address, control and command signals. The constraints are then exported to BoardSim which is used for Post-layout simulations. BoardSim Simulation results show the correlation with LineSim results and validate the timing between selected processor and DDR2 memory.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Comparative Survey of Techniques and Technologies Used in Transmit Path of Transmit Receive Module of AESA Radar Testing-based Model Learning Approach for Legacy Components Pic Microcontroller Based Power Factor Correction for both Leading and Lagging Loads using Compensation Method Speed Tracking of Spark Ignition Engines using Higher Order Sliding Mode Control Survey of Authentication Schemes for Health Monitoring: A Subset of Cyber Physical System
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1