{"title":"外延基硅锗异质结双极晶体管发射极结ESD可靠性研究","authors":"S. Voldman, L. Lanzerotti, R. Johnson","doi":"10.1109/IPFA.2001.941460","DOIUrl":null,"url":null,"abstract":"With the growth of the high-speed data rate transmission, optical interconnect, and wireless marketplaces, heterojunction devices will play a central role in these communication systems. Heterojunction base-emitter design, bandgap engineering and technology scaling will each play a key role in the ability to achieve faster devices for the wired and wireless markets. As these structures are scaled, the sensitivity of these devices to electrostatic overstress (EOS), electrostatic discharge (ESD) and electromagnetic emissions (EMI) becomes a concern. Emitter-base design influences the ESD sensitivity and device performance of heterojunction bipolar transistor (HBT) devices. In this paper, the ESD sensitivity of the emitter-base junction of a SiGe HBT device is discussed. The evaluation of process variations and device design spacings on ESD robustness is evaluated for both positive and negative stress conditions as a function of the salicide location, emitter-base spacing, and collector opening.","PeriodicalId":297053,"journal":{"name":"Proceedings of the 2001 8th International Symposium on the Physical and Failure Analysis of Integrated Circuits. IPFA 2001 (Cat. No.01TH8548)","volume":"93 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2001-07-09","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"15","resultStr":"{\"title\":\"Emitter base junction ESD reliability of an epitaxial base silicon germanium heterojunction bipolar transistor\",\"authors\":\"S. Voldman, L. Lanzerotti, R. Johnson\",\"doi\":\"10.1109/IPFA.2001.941460\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"With the growth of the high-speed data rate transmission, optical interconnect, and wireless marketplaces, heterojunction devices will play a central role in these communication systems. Heterojunction base-emitter design, bandgap engineering and technology scaling will each play a key role in the ability to achieve faster devices for the wired and wireless markets. As these structures are scaled, the sensitivity of these devices to electrostatic overstress (EOS), electrostatic discharge (ESD) and electromagnetic emissions (EMI) becomes a concern. Emitter-base design influences the ESD sensitivity and device performance of heterojunction bipolar transistor (HBT) devices. In this paper, the ESD sensitivity of the emitter-base junction of a SiGe HBT device is discussed. The evaluation of process variations and device design spacings on ESD robustness is evaluated for both positive and negative stress conditions as a function of the salicide location, emitter-base spacing, and collector opening.\",\"PeriodicalId\":297053,\"journal\":{\"name\":\"Proceedings of the 2001 8th International Symposium on the Physical and Failure Analysis of Integrated Circuits. IPFA 2001 (Cat. No.01TH8548)\",\"volume\":\"93 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2001-07-09\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"15\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of the 2001 8th International Symposium on the Physical and Failure Analysis of Integrated Circuits. IPFA 2001 (Cat. No.01TH8548)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IPFA.2001.941460\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 2001 8th International Symposium on the Physical and Failure Analysis of Integrated Circuits. IPFA 2001 (Cat. No.01TH8548)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IPFA.2001.941460","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Emitter base junction ESD reliability of an epitaxial base silicon germanium heterojunction bipolar transistor
With the growth of the high-speed data rate transmission, optical interconnect, and wireless marketplaces, heterojunction devices will play a central role in these communication systems. Heterojunction base-emitter design, bandgap engineering and technology scaling will each play a key role in the ability to achieve faster devices for the wired and wireless markets. As these structures are scaled, the sensitivity of these devices to electrostatic overstress (EOS), electrostatic discharge (ESD) and electromagnetic emissions (EMI) becomes a concern. Emitter-base design influences the ESD sensitivity and device performance of heterojunction bipolar transistor (HBT) devices. In this paper, the ESD sensitivity of the emitter-base junction of a SiGe HBT device is discussed. The evaluation of process variations and device design spacings on ESD robustness is evaluated for both positive and negative stress conditions as a function of the salicide location, emitter-base spacing, and collector opening.