Yuki Okamoto, N. Makimoto, Kei Misumi, Takeshi Kobayashi, Y. Mita, M. Ichiki
{"title":"CMOS lsi热退火后处理损伤评估结构","authors":"Yuki Okamoto, N. Makimoto, Kei Misumi, Takeshi Kobayashi, Y. Mita, M. Ichiki","doi":"10.1109/ICMTS55420.2023.10094159","DOIUrl":null,"url":null,"abstract":"We assessed the degradation of MOSFET and CMOS LSI circuit characteristics induced by the high temperature annealing, especially for the PZT deposition process. The test structure consists of ring oscillators having different numbers of stages and single PMOSFETs and NMOEFETs designed with $0.6 \\mu \\mathrm{m}$ CMOS technology. We observed the ring oscillator (RO) oscillating frequencies and the $I_{\\mathrm{d}}-V_{\\mathrm{g}}$ characteristics of the MOSFETs before and after the annealing post-process. The result indicated that such an annealing process involving high temperatures of around 575°C is possible unless the wiring on the CMOS components is mechanically broken. In addition, annealing temperature affected the MOSFET characteristics more than annealing times. Therefore, the effects of the CMOSMEMS monolithic integration using PZT thin films be optimized using the proposed test structures.","PeriodicalId":275144,"journal":{"name":"2023 35th International Conference on Microelectronic Test Structure (ICMTS)","volume":"93 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2023-03-27","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Damage Assessment Structure of Thermal-Annealing Post-Processing on CMOS LSIs\",\"authors\":\"Yuki Okamoto, N. Makimoto, Kei Misumi, Takeshi Kobayashi, Y. Mita, M. Ichiki\",\"doi\":\"10.1109/ICMTS55420.2023.10094159\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"We assessed the degradation of MOSFET and CMOS LSI circuit characteristics induced by the high temperature annealing, especially for the PZT deposition process. The test structure consists of ring oscillators having different numbers of stages and single PMOSFETs and NMOEFETs designed with $0.6 \\\\mu \\\\mathrm{m}$ CMOS technology. We observed the ring oscillator (RO) oscillating frequencies and the $I_{\\\\mathrm{d}}-V_{\\\\mathrm{g}}$ characteristics of the MOSFETs before and after the annealing post-process. The result indicated that such an annealing process involving high temperatures of around 575°C is possible unless the wiring on the CMOS components is mechanically broken. In addition, annealing temperature affected the MOSFET characteristics more than annealing times. Therefore, the effects of the CMOSMEMS monolithic integration using PZT thin films be optimized using the proposed test structures.\",\"PeriodicalId\":275144,\"journal\":{\"name\":\"2023 35th International Conference on Microelectronic Test Structure (ICMTS)\",\"volume\":\"93 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2023-03-27\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2023 35th International Conference on Microelectronic Test Structure (ICMTS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICMTS55420.2023.10094159\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2023 35th International Conference on Microelectronic Test Structure (ICMTS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICMTS55420.2023.10094159","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Damage Assessment Structure of Thermal-Annealing Post-Processing on CMOS LSIs
We assessed the degradation of MOSFET and CMOS LSI circuit characteristics induced by the high temperature annealing, especially for the PZT deposition process. The test structure consists of ring oscillators having different numbers of stages and single PMOSFETs and NMOEFETs designed with $0.6 \mu \mathrm{m}$ CMOS technology. We observed the ring oscillator (RO) oscillating frequencies and the $I_{\mathrm{d}}-V_{\mathrm{g}}$ characteristics of the MOSFETs before and after the annealing post-process. The result indicated that such an annealing process involving high temperatures of around 575°C is possible unless the wiring on the CMOS components is mechanically broken. In addition, annealing temperature affected the MOSFET characteristics more than annealing times. Therefore, the effects of the CMOSMEMS monolithic integration using PZT thin films be optimized using the proposed test structures.