用于低端RISC的连续加载片上指令缓存

A. Maki, Y. Nagano, M. Mori, M. Shigenaga
{"title":"用于低端RISC的连续加载片上指令缓存","authors":"A. Maki, Y. Nagano, M. Mori, M. Shigenaga","doi":"10.1109/VLSIC.1993.920516","DOIUrl":null,"url":null,"abstract":"Recently, the demand for using low-end RISC-CPUs in small equipment devices such as handy terminals is increasing. On-chip cache and direct connections to page mode DRAM is one of the best solution to achieve high-performance and low-cost systems. However, integrating the conventional cache will have a penalty of cache miss increase when page mode DRAM is used for burst transfer mode. This paper describes a new on-chip small instruction cache (called Variable Line Length Cache) for low-end RISC CPU. When a cache-miss signal occurs, this cache continuously reloads, pre-fetches and supplies the instructions though it consists of conventional RAMs. With this new cache, the reduction of the total waits is 20 to 30 percent less compared to the conventional cache when it is adapted to the application specified RISC processor, so that the new cache improves the cache hit ratio.","PeriodicalId":127467,"journal":{"name":"Symposium 1993 on VLSI Circuits","volume":"36 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1993-05-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A continuous reload on-chip instruction cache for low-end RISC\",\"authors\":\"A. Maki, Y. Nagano, M. Mori, M. Shigenaga\",\"doi\":\"10.1109/VLSIC.1993.920516\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Recently, the demand for using low-end RISC-CPUs in small equipment devices such as handy terminals is increasing. On-chip cache and direct connections to page mode DRAM is one of the best solution to achieve high-performance and low-cost systems. However, integrating the conventional cache will have a penalty of cache miss increase when page mode DRAM is used for burst transfer mode. This paper describes a new on-chip small instruction cache (called Variable Line Length Cache) for low-end RISC CPU. When a cache-miss signal occurs, this cache continuously reloads, pre-fetches and supplies the instructions though it consists of conventional RAMs. With this new cache, the reduction of the total waits is 20 to 30 percent less compared to the conventional cache when it is adapted to the application specified RISC processor, so that the new cache improves the cache hit ratio.\",\"PeriodicalId\":127467,\"journal\":{\"name\":\"Symposium 1993 on VLSI Circuits\",\"volume\":\"36 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1993-05-19\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Symposium 1993 on VLSI Circuits\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/VLSIC.1993.920516\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Symposium 1993 on VLSI Circuits","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VLSIC.1993.920516","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

近年来,在手持终端等小型设备器件中使用低端risc - cpu的需求越来越大。片上高速缓存和直接连接页模式DRAM是实现高性能和低成本系统的最佳解决方案之一。然而,当将页模式DRAM用于突发传输模式时,集成传统缓存将带来缓存丢失增加的损失。本文介绍了一种新的用于低端RISC CPU的片上小指令缓存(称为可变行长缓存)。当cache-miss信号出现时,这个cache不断地重新加载、预取和提供指令,尽管它由传统的ram组成。有了这个新的缓存,当它适应应用程序指定的RISC处理器时,与传统缓存相比,总等待减少了20%到30%,因此新的缓存提高了缓存命中率。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
A continuous reload on-chip instruction cache for low-end RISC
Recently, the demand for using low-end RISC-CPUs in small equipment devices such as handy terminals is increasing. On-chip cache and direct connections to page mode DRAM is one of the best solution to achieve high-performance and low-cost systems. However, integrating the conventional cache will have a penalty of cache miss increase when page mode DRAM is used for burst transfer mode. This paper describes a new on-chip small instruction cache (called Variable Line Length Cache) for low-end RISC CPU. When a cache-miss signal occurs, this cache continuously reloads, pre-fetches and supplies the instructions though it consists of conventional RAMs. With this new cache, the reduction of the total waits is 20 to 30 percent less compared to the conventional cache when it is adapted to the application specified RISC processor, so that the new cache improves the cache hit ratio.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Open/folded bit-line arrangement for ultra high-density DRAMs A new very fast pull-in PLL system with anti-pseudo-lock function A 3 V data transceiver chip for dual-mode cellular communication systems A 12.5 ns 16 Mb CMOS SRAM Low voltage mixed analog/digital circuit design for portable equipment
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1