一种快速准确地提取多层封装寄生物的新方法

Young-Seok Hong, Joon-Ho Choi, Chang-Woo Ko, Jin-Won Kim, Gi-Joung Jang, Moon-Hyun Yoo, J. Kong
{"title":"一种快速准确地提取多层封装寄生物的新方法","authors":"Young-Seok Hong, Joon-Ho Choi, Chang-Woo Ko, Jin-Won Kim, Gi-Joung Jang, Moon-Hyun Yoo, J. Kong","doi":"10.1109/EPEP.2003.1250029","DOIUrl":null,"url":null,"abstract":"Due to the increase of portable and high performance integrated circuit (IC) applications, package designs get smaller and more complex. Chip scaled multi-layer IC packages become one of the solutions to accommodate such requirements. In the design environment for complicated packages, a fast and accurate interconnect parasitic extraction method is very important in order to explore alternative designs in a limited time and to cope with lacking of design margins. This paper proposes a novel interconnect parasitic extraction method which combines the advantages of the inherently fast 2D approach and accurate 3D approach. Thus, it efficiently models the 3D effects around traces and vias such as the variable shaped reference plane and shielding, chip placement, package fringes, and current flows. The speed and the accuracy of parasitic, extractions are substantially improved compared to the conventional method in the application of multi-layer packages for leading edge memory products.","PeriodicalId":254477,"journal":{"name":"Electrical Performance of Electrical Packaging (IEEE Cat. No. 03TH8710)","volume":"49 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2003-12-08","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"A new fast and accurate method of extracting the parasitics of multi-layer packages\",\"authors\":\"Young-Seok Hong, Joon-Ho Choi, Chang-Woo Ko, Jin-Won Kim, Gi-Joung Jang, Moon-Hyun Yoo, J. Kong\",\"doi\":\"10.1109/EPEP.2003.1250029\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Due to the increase of portable and high performance integrated circuit (IC) applications, package designs get smaller and more complex. Chip scaled multi-layer IC packages become one of the solutions to accommodate such requirements. In the design environment for complicated packages, a fast and accurate interconnect parasitic extraction method is very important in order to explore alternative designs in a limited time and to cope with lacking of design margins. This paper proposes a novel interconnect parasitic extraction method which combines the advantages of the inherently fast 2D approach and accurate 3D approach. Thus, it efficiently models the 3D effects around traces and vias such as the variable shaped reference plane and shielding, chip placement, package fringes, and current flows. The speed and the accuracy of parasitic, extractions are substantially improved compared to the conventional method in the application of multi-layer packages for leading edge memory products.\",\"PeriodicalId\":254477,\"journal\":{\"name\":\"Electrical Performance of Electrical Packaging (IEEE Cat. No. 03TH8710)\",\"volume\":\"49 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2003-12-08\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Electrical Performance of Electrical Packaging (IEEE Cat. No. 03TH8710)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EPEP.2003.1250029\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Electrical Performance of Electrical Packaging (IEEE Cat. No. 03TH8710)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EPEP.2003.1250029","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

由于便携式和高性能集成电路(IC)应用的增加,封装设计变得更小,更复杂。芯片级多层集成电路封装成为适应这种要求的解决方案之一。在复杂封装的设计环境中,为了在有限的时间内探索替代设计并解决设计余量不足的问题,一种快速准确的互连寄生提取方法是非常重要的。本文提出了一种新的互连寄生提取方法,该方法结合了二维方法固有的快速和三维方法的精确优点。因此,它可以有效地模拟走线和过孔周围的3D效果,如可变形状参考平面和屏蔽、芯片放置、封装条纹和电流。在前沿存储产品的多层封装应用中,与传统方法相比,寄生提取的速度和准确性大大提高。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
A new fast and accurate method of extracting the parasitics of multi-layer packages
Due to the increase of portable and high performance integrated circuit (IC) applications, package designs get smaller and more complex. Chip scaled multi-layer IC packages become one of the solutions to accommodate such requirements. In the design environment for complicated packages, a fast and accurate interconnect parasitic extraction method is very important in order to explore alternative designs in a limited time and to cope with lacking of design margins. This paper proposes a novel interconnect parasitic extraction method which combines the advantages of the inherently fast 2D approach and accurate 3D approach. Thus, it efficiently models the 3D effects around traces and vias such as the variable shaped reference plane and shielding, chip placement, package fringes, and current flows. The speed and the accuracy of parasitic, extractions are substantially improved compared to the conventional method in the application of multi-layer packages for leading edge memory products.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Modeling of non-ideal planes in stripline structures Generation of passive macromodels from transient port responses Power distribution analysis methodology for a multi-gigabit I/O interface Enforcing passivity for rational function based macromodels of tabulated data Laminate package trends for high-speed system interconnects
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1