一个12b 200MS/s SAR ADC中的低功率参考电压缓冲器和高密度单元电容器

Wenbin He, Ziwei Li, Fan Ye, Junyan Ren
{"title":"一个12b 200MS/s SAR ADC中的低功率参考电压缓冲器和高密度单元电容器","authors":"Wenbin He, Ziwei Li, Fan Ye, Junyan Ren","doi":"10.1109/APCCAS50809.2020.9301670","DOIUrl":null,"url":null,"abstract":"This paper introduces a low power reference voltage buffer(RVB) and a MIM-MOM combinational unit capacitor for high speed ADC. The proposed RVB adopts flipped voltage follower(FVF) technique achieving lower output impedance to reduce power consumption and a normal supply voltage can be used. The unit capacitor is a full surrounded structure, in which the top plate is enwrapped by the bottom plate to reduce the parasite capacitance on it. High density and good matching can be achieved. The concept is applied to a 12b 200MS/s SAR ADC with recombination redundancy scheme in 28 nm CMOS. The ADC and RVB consume 1.88mW and 2.4mW, respectively. The simulation shows that the SNDR and SFDR are 64.79dB and 76.71dB with a 95.3MHz input.","PeriodicalId":127075,"journal":{"name":"2020 IEEE Asia Pacific Conference on Circuits and Systems (APCCAS)","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2020-12-08","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A Low Power Reference Voltage Buffer and High Density Unit capacitor in a 12b 200MS/s SAR ADC\",\"authors\":\"Wenbin He, Ziwei Li, Fan Ye, Junyan Ren\",\"doi\":\"10.1109/APCCAS50809.2020.9301670\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper introduces a low power reference voltage buffer(RVB) and a MIM-MOM combinational unit capacitor for high speed ADC. The proposed RVB adopts flipped voltage follower(FVF) technique achieving lower output impedance to reduce power consumption and a normal supply voltage can be used. The unit capacitor is a full surrounded structure, in which the top plate is enwrapped by the bottom plate to reduce the parasite capacitance on it. High density and good matching can be achieved. The concept is applied to a 12b 200MS/s SAR ADC with recombination redundancy scheme in 28 nm CMOS. The ADC and RVB consume 1.88mW and 2.4mW, respectively. The simulation shows that the SNDR and SFDR are 64.79dB and 76.71dB with a 95.3MHz input.\",\"PeriodicalId\":127075,\"journal\":{\"name\":\"2020 IEEE Asia Pacific Conference on Circuits and Systems (APCCAS)\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-12-08\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 IEEE Asia Pacific Conference on Circuits and Systems (APCCAS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/APCCAS50809.2020.9301670\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 IEEE Asia Pacific Conference on Circuits and Systems (APCCAS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/APCCAS50809.2020.9301670","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

介绍了一种用于高速ADC的低功率参考电压缓冲器(RVB)和一种mimm - mom组合单元电容器。该RVB采用了翻转电压从动器(FVF)技术,实现了较低的输出阻抗,降低了功耗,并且可以使用正常的电源电压。单位电容器为全包围式结构,其顶板被底板包裹,以减少其上的寄生电容。可以实现高密度和良好的匹配。该概念应用于28纳米CMOS中具有重组冗余方案的12b 200MS/s SAR ADC。ADC和RVB的功耗分别为1.88mW和2.4mW。仿真结果表明,在95.3MHz输入时,SNDR和SFDR分别为64.79dB和76.71dB。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
A Low Power Reference Voltage Buffer and High Density Unit capacitor in a 12b 200MS/s SAR ADC
This paper introduces a low power reference voltage buffer(RVB) and a MIM-MOM combinational unit capacitor for high speed ADC. The proposed RVB adopts flipped voltage follower(FVF) technique achieving lower output impedance to reduce power consumption and a normal supply voltage can be used. The unit capacitor is a full surrounded structure, in which the top plate is enwrapped by the bottom plate to reduce the parasite capacitance on it. High density and good matching can be achieved. The concept is applied to a 12b 200MS/s SAR ADC with recombination redundancy scheme in 28 nm CMOS. The ADC and RVB consume 1.88mW and 2.4mW, respectively. The simulation shows that the SNDR and SFDR are 64.79dB and 76.71dB with a 95.3MHz input.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
"Truth from Practice, Learning beyond Teaching" Exploration in Teaching Analog Integrated Circuit 100 MHz Random Number Generator Design Using Interleaved Metastable NAND/NOR Latches* Performance Analysis of Non-Profiled Side Channel Attacks Based on Convolutional Neural Networks A Self-coupled DT MASH ΔΣ Modulator with High Tolerance to Noise Leakage An Energy-Efficient Time-Domain Binary Neural Network Accelerator with Error-Detection in 28nm CMOS
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1