用于60ghz无线广域网的24ghz可重构频率合成器

N. Mahalingam, Yisheng Wang, Kaixue Ma, Shouxian Mou, K. Yeo
{"title":"用于60ghz无线广域网的24ghz可重构频率合成器","authors":"N. Mahalingam, Yisheng Wang, Kaixue Ma, Shouxian Mou, K. Yeo","doi":"10.1109/ASICON.2013.6811880","DOIUrl":null,"url":null,"abstract":"This paper presents the design and experimental measurement of 24 GHz phase-locked loop frequency synthesizer for 60 GHz low power transceiver implemented in 0.18 μm SiGe BiCMOS process. The synthesizer employs a novel architecture with multi-coupled LC tanks for voltage controlled oscillator and injection locked frequency divide-by-2; low loss wideband power splitter and power combiner; reconfigurable divider for both integer and fractional mode of operation with choice of multiple reference frequencies. The synthesizer chip exhibits a locking range of 23.07 GHz to 26.48 GHz with a phase noise of -100.2 dBc/Hz at 1 MHz offset. The fully integrated synthesizer is controlled by slave serial peripheral interface and dissipates 42 mW from a 1.8V supply with external loop filter.","PeriodicalId":150654,"journal":{"name":"2013 IEEE 10th International Conference on ASIC","volume":"28 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A 24 GHz reconfigurable frequency synthesizer for 60 GHz WPAN\",\"authors\":\"N. Mahalingam, Yisheng Wang, Kaixue Ma, Shouxian Mou, K. Yeo\",\"doi\":\"10.1109/ASICON.2013.6811880\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents the design and experimental measurement of 24 GHz phase-locked loop frequency synthesizer for 60 GHz low power transceiver implemented in 0.18 μm SiGe BiCMOS process. The synthesizer employs a novel architecture with multi-coupled LC tanks for voltage controlled oscillator and injection locked frequency divide-by-2; low loss wideband power splitter and power combiner; reconfigurable divider for both integer and fractional mode of operation with choice of multiple reference frequencies. The synthesizer chip exhibits a locking range of 23.07 GHz to 26.48 GHz with a phase noise of -100.2 dBc/Hz at 1 MHz offset. The fully integrated synthesizer is controlled by slave serial peripheral interface and dissipates 42 mW from a 1.8V supply with external loop filter.\",\"PeriodicalId\":150654,\"journal\":{\"name\":\"2013 IEEE 10th International Conference on ASIC\",\"volume\":\"28 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-10-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 IEEE 10th International Conference on ASIC\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ASICON.2013.6811880\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 IEEE 10th International Conference on ASIC","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASICON.2013.6811880","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

介绍了采用0.18 μm SiGe BiCMOS工艺实现的60ghz低功耗收发器用24ghz锁相环频率合成器的设计和实验测量。该合成器采用了一种新颖的结构,多耦合LC槽作为压控振荡器和注入锁定频率除以2;低损耗宽带功率分配器和功率合成器;可重构分压器,可用于整数和分数运算模式,可选择多个参考频率。合成器芯片的锁定范围为23.07 GHz至26.48 GHz,在1 MHz偏移时相位噪声为-100.2 dBc/Hz。完全集成的合成器由从串行外设接口控制,并从带有外部环路滤波器的1.8V电源耗散42 mW。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
A 24 GHz reconfigurable frequency synthesizer for 60 GHz WPAN
This paper presents the design and experimental measurement of 24 GHz phase-locked loop frequency synthesizer for 60 GHz low power transceiver implemented in 0.18 μm SiGe BiCMOS process. The synthesizer employs a novel architecture with multi-coupled LC tanks for voltage controlled oscillator and injection locked frequency divide-by-2; low loss wideband power splitter and power combiner; reconfigurable divider for both integer and fractional mode of operation with choice of multiple reference frequencies. The synthesizer chip exhibits a locking range of 23.07 GHz to 26.48 GHz with a phase noise of -100.2 dBc/Hz at 1 MHz offset. The fully integrated synthesizer is controlled by slave serial peripheral interface and dissipates 42 mW from a 1.8V supply with external loop filter.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Enhanced error correction against multiple-bit-upset based on BCH code for SRAM An area-efficient implementation of ΣΔ ADC multistage decimation filter A single branch charge pump without overstress for RFID tag Networking industry trends in ESD protection for high speed IOs Design and analysis of nano-scale bulk FinFETs
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1