采用Via-Last方法实现2.5 mm大小神经元和存储芯片的片对片/晶圆三维集成

M. Murugesan, H. Hashimoto, J. Bea, M. Koyanagi, T. Fukushima
{"title":"采用Via-Last方法实现2.5 mm大小神经元和存储芯片的片对片/晶圆三维集成","authors":"M. Murugesan, H. Hashimoto, J. Bea, M. Koyanagi, T. Fukushima","doi":"10.1109/LTB-3D53950.2021.9598372","DOIUrl":null,"url":null,"abstract":"A low thermal budget (≤ 250 °C) chip-to-chip and chip-to-wafer three-dimensional (3D) integration of application-specific smaller artificial intelligence (AI) chips (2.5 mm × 2.5 mm) with 6 level metal (M#) layers were carried out by using TSV (Through – Si - Via) - last method. Several back-end-of-line processes were carefully optimized, such as multi-die thinning, M1 revealing, protection of revealed M1 during TSV metallization, die-level Cu-chemical mechanical polishing for re-distribution layer formation, and μ-bumping were carefully optimized. The diode parameter evaluation for the chips before and after 3D-integration revealed the successful fabrication of AI module for specific applications.","PeriodicalId":198318,"journal":{"name":"2021 7th International Workshop on Low Temperature Bonding for 3D Integration (LTB-3D)","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2021-10-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Chip-to-Chip/Wafer Three-Dimensional Integration of 2.5 mm-sized Neuron and Memory Chips by Via-Last Approach\",\"authors\":\"M. Murugesan, H. Hashimoto, J. Bea, M. Koyanagi, T. Fukushima\",\"doi\":\"10.1109/LTB-3D53950.2021.9598372\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A low thermal budget (≤ 250 °C) chip-to-chip and chip-to-wafer three-dimensional (3D) integration of application-specific smaller artificial intelligence (AI) chips (2.5 mm × 2.5 mm) with 6 level metal (M#) layers were carried out by using TSV (Through – Si - Via) - last method. Several back-end-of-line processes were carefully optimized, such as multi-die thinning, M1 revealing, protection of revealed M1 during TSV metallization, die-level Cu-chemical mechanical polishing for re-distribution layer formation, and μ-bumping were carefully optimized. The diode parameter evaluation for the chips before and after 3D-integration revealed the successful fabrication of AI module for specific applications.\",\"PeriodicalId\":198318,\"journal\":{\"name\":\"2021 7th International Workshop on Low Temperature Bonding for 3D Integration (LTB-3D)\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-10-05\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 7th International Workshop on Low Temperature Bonding for 3D Integration (LTB-3D)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/LTB-3D53950.2021.9598372\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 7th International Workshop on Low Temperature Bonding for 3D Integration (LTB-3D)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/LTB-3D53950.2021.9598372","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

采用TSV (Through - Si - Via) - last方法,实现了具有6层金属(m#)层的特定小型人工智能(AI)芯片(2.5 mm × 2.5 mm)的低热预算(≤250°C)芯片到芯片和芯片到晶圆的三维(3D)集成。对多模细化、M1显露、TSV金属化过程中显露M1的保护、模级cu化学机械抛光形成再分布层、μ碰撞等后端工艺进行了精心优化。通过对芯片3d集成前后的二极管参数评估,揭示了特定应用的人工智能模块的成功制造。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Chip-to-Chip/Wafer Three-Dimensional Integration of 2.5 mm-sized Neuron and Memory Chips by Via-Last Approach
A low thermal budget (≤ 250 °C) chip-to-chip and chip-to-wafer three-dimensional (3D) integration of application-specific smaller artificial intelligence (AI) chips (2.5 mm × 2.5 mm) with 6 level metal (M#) layers were carried out by using TSV (Through – Si - Via) - last method. Several back-end-of-line processes were carefully optimized, such as multi-die thinning, M1 revealing, protection of revealed M1 during TSV metallization, die-level Cu-chemical mechanical polishing for re-distribution layer formation, and μ-bumping were carefully optimized. The diode parameter evaluation for the chips before and after 3D-integration revealed the successful fabrication of AI module for specific applications.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Hydrophilic bonding of SiC substrate dipped in hydrofluoric acid with Ga2O3 film through atomically thin intermediate layer LTB-3D 2021 Conference Committee Coplanar waveguides fabricated by directly bonding metal foils to high-resistivity Si substrates Ultra-broadband Integrated Capacitive Silicon Interposer assembled with SnBi Eutectic Solder Structural analysis of diamond/silicon heterointerfaces fabricated by surface activated bonding at room temperature
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1