{"title":"36位宽Fifo深度,面向总线的应用","authors":"M. Muegge, D. Chenoweth","doi":"10.1109/NORTHC.1994.643381","DOIUrl":null,"url":null,"abstract":"Speciality memories, such as FIFO devices, derive their high performance from their architecture as well as their underlying technology. The need for higher speed in FIFO devices has resulted in the introduction of faster and faster devices, with access times as low as 10 ns, such as the QS7204-10. Nevertheless, traditional FIFO interfaces, even at the 10 ns access time level, fall short of meeting today's leading edge CPU performance requirements. Clocked interfaces allow better utilization of the memory bandwidth and can provide data rates of 66 MHz and beyond in real world system environments. High speed, 36 bit wide FIFO devices, packaged in the fine pitch TQFP package, enable high performance, high density system designs. This paper focuses on three aspects of FIFO devices: speed, word depth, and additional value added features to show how these enhancements can boost system performance and board efficiency. >","PeriodicalId":218454,"journal":{"name":"Proceedings of NORTHCON '94","volume":"44 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1994-10-11","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"36 Bit Wide Fifo For Deep, Bus Oriented Applications\",\"authors\":\"M. Muegge, D. Chenoweth\",\"doi\":\"10.1109/NORTHC.1994.643381\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Speciality memories, such as FIFO devices, derive their high performance from their architecture as well as their underlying technology. The need for higher speed in FIFO devices has resulted in the introduction of faster and faster devices, with access times as low as 10 ns, such as the QS7204-10. Nevertheless, traditional FIFO interfaces, even at the 10 ns access time level, fall short of meeting today's leading edge CPU performance requirements. Clocked interfaces allow better utilization of the memory bandwidth and can provide data rates of 66 MHz and beyond in real world system environments. High speed, 36 bit wide FIFO devices, packaged in the fine pitch TQFP package, enable high performance, high density system designs. This paper focuses on three aspects of FIFO devices: speed, word depth, and additional value added features to show how these enhancements can boost system performance and board efficiency. >\",\"PeriodicalId\":218454,\"journal\":{\"name\":\"Proceedings of NORTHCON '94\",\"volume\":\"44 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1994-10-11\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of NORTHCON '94\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/NORTHC.1994.643381\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of NORTHCON '94","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/NORTHC.1994.643381","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
36 Bit Wide Fifo For Deep, Bus Oriented Applications
Speciality memories, such as FIFO devices, derive their high performance from their architecture as well as their underlying technology. The need for higher speed in FIFO devices has resulted in the introduction of faster and faster devices, with access times as low as 10 ns, such as the QS7204-10. Nevertheless, traditional FIFO interfaces, even at the 10 ns access time level, fall short of meeting today's leading edge CPU performance requirements. Clocked interfaces allow better utilization of the memory bandwidth and can provide data rates of 66 MHz and beyond in real world system environments. High speed, 36 bit wide FIFO devices, packaged in the fine pitch TQFP package, enable high performance, high density system designs. This paper focuses on three aspects of FIFO devices: speed, word depth, and additional value added features to show how these enhancements can boost system performance and board efficiency. >