J. Joshi, K. Karandikar, S. Bade, M. Bodke, R. Adyanthaya, B. Ahirwal
{"title":"采用片上网络互连的多核图像处理系统","authors":"J. Joshi, K. Karandikar, S. Bade, M. Bodke, R. Adyanthaya, B. Ahirwal","doi":"10.1109/MWSCAS.2007.4488781","DOIUrl":null,"url":null,"abstract":"Real time image processing (I.P.) systems, involving on board multiprocessor communication, use standard bus based communication. The load on the system to deliver the output towards real time standards call for high speeds , but for data intensive application such as IP algorithms require constant transfer of data between the logic cores. This would need either dedicated connections or additional bus controllers. networks-on-chip (NoC) provide a structured way of realizing interconnections on silicon, and obviate the limitations of a bus-based solution. This paper deals with the design and implementation of a multi-core image processing system consisting of different modules. All the cores have been designed targeting real time frame rates. The design has been prototyped on a Virtex II FPGA. The timing results for different video files pertaining to different standards have been presented and processing speeds for standard image sizes have also been given.","PeriodicalId":256061,"journal":{"name":"2007 50th Midwest Symposium on Circuits and Systems","volume":"7 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-08-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"12","resultStr":"{\"title\":\"Multi-core Image processing system using Network on Chip interconnect\",\"authors\":\"J. Joshi, K. Karandikar, S. Bade, M. Bodke, R. Adyanthaya, B. Ahirwal\",\"doi\":\"10.1109/MWSCAS.2007.4488781\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Real time image processing (I.P.) systems, involving on board multiprocessor communication, use standard bus based communication. The load on the system to deliver the output towards real time standards call for high speeds , but for data intensive application such as IP algorithms require constant transfer of data between the logic cores. This would need either dedicated connections or additional bus controllers. networks-on-chip (NoC) provide a structured way of realizing interconnections on silicon, and obviate the limitations of a bus-based solution. This paper deals with the design and implementation of a multi-core image processing system consisting of different modules. All the cores have been designed targeting real time frame rates. The design has been prototyped on a Virtex II FPGA. The timing results for different video files pertaining to different standards have been presented and processing speeds for standard image sizes have also been given.\",\"PeriodicalId\":256061,\"journal\":{\"name\":\"2007 50th Midwest Symposium on Circuits and Systems\",\"volume\":\"7 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2007-08-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"12\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2007 50th Midwest Symposium on Circuits and Systems\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/MWSCAS.2007.4488781\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 50th Midwest Symposium on Circuits and Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/MWSCAS.2007.4488781","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 12
摘要
实时图像处理(ip)系统采用基于标准总线的通信方式,涉及车载多处理器通信。向实时标准提供输出的系统负载要求高速,但对于数据密集型应用(如IP算法)需要在逻辑核心之间不断传输数据。这将需要专用连接或额外的总线控制器。片上网络(NoC)提供了一种在硅上实现互连的结构化方法,并消除了基于总线的解决方案的局限性。本文介绍了一个由不同模块组成的多核图像处理系统的设计与实现。所有的核心都是针对实时帧率设计的。该设计已在Virtex II FPGA上进行了原型设计。给出了不同标准下不同视频文件的时序结果,并给出了标准图像尺寸下的处理速度。
Multi-core Image processing system using Network on Chip interconnect
Real time image processing (I.P.) systems, involving on board multiprocessor communication, use standard bus based communication. The load on the system to deliver the output towards real time standards call for high speeds , but for data intensive application such as IP algorithms require constant transfer of data between the logic cores. This would need either dedicated connections or additional bus controllers. networks-on-chip (NoC) provide a structured way of realizing interconnections on silicon, and obviate the limitations of a bus-based solution. This paper deals with the design and implementation of a multi-core image processing system consisting of different modules. All the cores have been designed targeting real time frame rates. The design has been prototyped on a Virtex II FPGA. The timing results for different video files pertaining to different standards have been presented and processing speeds for standard image sizes have also been given.