{"title":"无锁相环拓扑的容斜CMOS电平ATM数据恢复系统","authors":"S. Gogaert, M. Steyaert","doi":"10.1109/CICC.1997.606665","DOIUrl":null,"url":null,"abstract":"In high-speed communication systems with multiple inputs from different origins, all data have to be retimed to the clock of the DSP. This paper describes a data-recovery system which allows a 25% tolerance on the absolute position of the edge. The intelligent sample selector with memory-function retrieves the correct data from the multisampled input, even under the circumstances of wander, clock- and data-jitter and propagation phase-shift. The used approach does not require a PLL nor a DLL, since the straightforward mechanism results in the capture of the transmitted data with only the use of the central clock of the DSP. The retiming is done already at the first level-change and further at each following level-change. The good results are proven with measurements on a realisation with standard cells in a standard 0.7 /spl mu/m CMOS technology.","PeriodicalId":111737,"journal":{"name":"Proceedings of CICC 97 - Custom Integrated Circuits Conference","volume":"17 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1997-05-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"A skew tolerant CMOS level-based ATM data-recovery system without PLL topology\",\"authors\":\"S. Gogaert, M. Steyaert\",\"doi\":\"10.1109/CICC.1997.606665\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In high-speed communication systems with multiple inputs from different origins, all data have to be retimed to the clock of the DSP. This paper describes a data-recovery system which allows a 25% tolerance on the absolute position of the edge. The intelligent sample selector with memory-function retrieves the correct data from the multisampled input, even under the circumstances of wander, clock- and data-jitter and propagation phase-shift. The used approach does not require a PLL nor a DLL, since the straightforward mechanism results in the capture of the transmitted data with only the use of the central clock of the DSP. The retiming is done already at the first level-change and further at each following level-change. The good results are proven with measurements on a realisation with standard cells in a standard 0.7 /spl mu/m CMOS technology.\",\"PeriodicalId\":111737,\"journal\":{\"name\":\"Proceedings of CICC 97 - Custom Integrated Circuits Conference\",\"volume\":\"17 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1997-05-05\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of CICC 97 - Custom Integrated Circuits Conference\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CICC.1997.606665\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of CICC 97 - Custom Integrated Circuits Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CICC.1997.606665","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A skew tolerant CMOS level-based ATM data-recovery system without PLL topology
In high-speed communication systems with multiple inputs from different origins, all data have to be retimed to the clock of the DSP. This paper describes a data-recovery system which allows a 25% tolerance on the absolute position of the edge. The intelligent sample selector with memory-function retrieves the correct data from the multisampled input, even under the circumstances of wander, clock- and data-jitter and propagation phase-shift. The used approach does not require a PLL nor a DLL, since the straightforward mechanism results in the capture of the transmitted data with only the use of the central clock of the DSP. The retiming is done already at the first level-change and further at each following level-change. The good results are proven with measurements on a realisation with standard cells in a standard 0.7 /spl mu/m CMOS technology.