无锁相环拓扑的容斜CMOS电平ATM数据恢复系统

S. Gogaert, M. Steyaert
{"title":"无锁相环拓扑的容斜CMOS电平ATM数据恢复系统","authors":"S. Gogaert, M. Steyaert","doi":"10.1109/CICC.1997.606665","DOIUrl":null,"url":null,"abstract":"In high-speed communication systems with multiple inputs from different origins, all data have to be retimed to the clock of the DSP. This paper describes a data-recovery system which allows a 25% tolerance on the absolute position of the edge. The intelligent sample selector with memory-function retrieves the correct data from the multisampled input, even under the circumstances of wander, clock- and data-jitter and propagation phase-shift. The used approach does not require a PLL nor a DLL, since the straightforward mechanism results in the capture of the transmitted data with only the use of the central clock of the DSP. The retiming is done already at the first level-change and further at each following level-change. The good results are proven with measurements on a realisation with standard cells in a standard 0.7 /spl mu/m CMOS technology.","PeriodicalId":111737,"journal":{"name":"Proceedings of CICC 97 - Custom Integrated Circuits Conference","volume":"17 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1997-05-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"A skew tolerant CMOS level-based ATM data-recovery system without PLL topology\",\"authors\":\"S. Gogaert, M. Steyaert\",\"doi\":\"10.1109/CICC.1997.606665\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In high-speed communication systems with multiple inputs from different origins, all data have to be retimed to the clock of the DSP. This paper describes a data-recovery system which allows a 25% tolerance on the absolute position of the edge. The intelligent sample selector with memory-function retrieves the correct data from the multisampled input, even under the circumstances of wander, clock- and data-jitter and propagation phase-shift. The used approach does not require a PLL nor a DLL, since the straightforward mechanism results in the capture of the transmitted data with only the use of the central clock of the DSP. The retiming is done already at the first level-change and further at each following level-change. The good results are proven with measurements on a realisation with standard cells in a standard 0.7 /spl mu/m CMOS technology.\",\"PeriodicalId\":111737,\"journal\":{\"name\":\"Proceedings of CICC 97 - Custom Integrated Circuits Conference\",\"volume\":\"17 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1997-05-05\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of CICC 97 - Custom Integrated Circuits Conference\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CICC.1997.606665\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of CICC 97 - Custom Integrated Circuits Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CICC.1997.606665","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

在具有不同来源的多个输入的高速通信系统中,所有数据都必须重新计时到DSP的时钟上。本文介绍了一种数据恢复系统,该系统允许对边缘的绝对位置有25%的容差。具有记忆功能的智能采样选择器即使在漂移、时钟和数据抖动以及传播相移的情况下,也能从多采样输入中检索正确的数据。所使用的方法不需要锁相环也不需要DLL,因为直接的机制导致仅使用DSP的中心时钟即可捕获传输数据。重定时已经在第一次电平更改时完成,并在每次电平更改时进一步完成。在标准的0.7 /spl mu/m CMOS技术的标准电池实现上进行了测量,证明了良好的结果。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
A skew tolerant CMOS level-based ATM data-recovery system without PLL topology
In high-speed communication systems with multiple inputs from different origins, all data have to be retimed to the clock of the DSP. This paper describes a data-recovery system which allows a 25% tolerance on the absolute position of the edge. The intelligent sample selector with memory-function retrieves the correct data from the multisampled input, even under the circumstances of wander, clock- and data-jitter and propagation phase-shift. The used approach does not require a PLL nor a DLL, since the straightforward mechanism results in the capture of the transmitted data with only the use of the central clock of the DSP. The retiming is done already at the first level-change and further at each following level-change. The good results are proven with measurements on a realisation with standard cells in a standard 0.7 /spl mu/m CMOS technology.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
DFT for embedded charge-pump PLL systems incorporating IEEE 1149.1 Self-calibration of digital phase-locked loops Multi-layer over-the-cell routing with obstacles A 2.4 V, 700 /spl mu/W, 0.18 mm/sup 2/ second-order demodulator for high-resolution /spl Sigma//spl Delta/ DACs A single-chip controller for 1.2 Gbps shared buffer ATM switches
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1