可重用架构和知识产权

R. Krishnamurthy, Shih-Lien Lu
{"title":"可重用架构和知识产权","authors":"R. Krishnamurthy, Shih-Lien Lu","doi":"10.1109/ASIC.1998.722989","DOIUrl":null,"url":null,"abstract":"The papers in this section describe reusable architectures and address some of the important issues of intellectual property. The first paper presents soft cores for well-established industrystandard microcontrollers. The authors discuss the development effort, their verification strategy and the simulation environment as well as the IP difficulties encountered. The second paper focuses on a methodology for producing process portable hard cores using a cell based array architecture. The Cell Based Array Block Expert flow is presented that can be wed to automatically port IP cores so that they are optimally implemented in a target process.","PeriodicalId":104431,"journal":{"name":"Proceedings Eleventh Annual IEEE International ASIC Conference (Cat. No.98TH8372)","volume":"50 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1998-09-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Reusable Architectures And Intellectual Property\",\"authors\":\"R. Krishnamurthy, Shih-Lien Lu\",\"doi\":\"10.1109/ASIC.1998.722989\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The papers in this section describe reusable architectures and address some of the important issues of intellectual property. The first paper presents soft cores for well-established industrystandard microcontrollers. The authors discuss the development effort, their verification strategy and the simulation environment as well as the IP difficulties encountered. The second paper focuses on a methodology for producing process portable hard cores using a cell based array architecture. The Cell Based Array Block Expert flow is presented that can be wed to automatically port IP cores so that they are optimally implemented in a target process.\",\"PeriodicalId\":104431,\"journal\":{\"name\":\"Proceedings Eleventh Annual IEEE International ASIC Conference (Cat. No.98TH8372)\",\"volume\":\"50 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1998-09-13\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings Eleventh Annual IEEE International ASIC Conference (Cat. No.98TH8372)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ASIC.1998.722989\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings Eleventh Annual IEEE International ASIC Conference (Cat. No.98TH8372)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASIC.1998.722989","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

本节中的论文描述了可重用架构,并解决了一些重要的知识产权问题。第一篇论文介绍了成熟的工业标准微控制器的软核。作者讨论了开发工作,他们的验证策略和仿真环境以及IP遇到的困难。第二篇论文着重于使用基于单元的阵列架构生产过程便携式硬核的方法。提出了基于Cell的Array Block Expert流程,该流程可用于自动端口IP核,从而使其在目标进程中得到最佳实现。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Reusable Architectures And Intellectual Property
The papers in this section describe reusable architectures and address some of the important issues of intellectual property. The first paper presents soft cores for well-established industrystandard microcontrollers. The authors discuss the development effort, their verification strategy and the simulation environment as well as the IP difficulties encountered. The second paper focuses on a methodology for producing process portable hard cores using a cell based array architecture. The Cell Based Array Block Expert flow is presented that can be wed to automatically port IP cores so that they are optimally implemented in a target process.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Relaxed partitioning balance constraints in top-down placement Design and test of a CMOS low-power mixed-analog/digital ASIC for radiation detector readout front ends Substrate noise in mixed signal circuits: two case studies [CMOS] 800 K gates of random logic in four months: discussion on design methodologies based on "IDEFIX" ASIC experience Methodology for process portable hard IP block creation using cell based array architecture
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1