HOI MOSFET沟道区的两种应变si层

Lalthanpuii Khiangte, Rudra Sankar Dhar
{"title":"HOI MOSFET沟道区的两种应变si层","authors":"Lalthanpuii Khiangte, Rudra Sankar Dhar","doi":"10.1109/EDKCON.2018.8770409","DOIUrl":null,"url":null,"abstract":"A heterostructure design with two strained silicon (s-Si) layers on both side of the middle layer strained silicon germanium (s-SiGe) layer, forming a tri-layered channel heterostructure-on-insulator (HOI) metal oxide semiconductor field effect transistor (MOSFET) have been developed. Quantum carrier confinement ensued within both the ultrathin s-Si layers, which instigates mobility enhancement, and hence counter balances the threshold voltage (Vth) roll-off due to the strained layers in the channel region. A comparison of the conventional single s-Si on relaxed SiGe channel HOI MOSFET with double s-Si channel HOI MOSFET have been perceived leading to eloquent drain current enhancement of $\\sim49\\%$ for channel length, Lg=100nm due to the captivity of carriers with trivial reduction in the threshold voltage caused on the additional bottom s-Si layer. An in depth analysis of the device in the nanoscale regime for Device-B (Lg=50nm) and Device-C (Lg=40nm) have exemplified superior device characteristic without scaling down the overall device geometry, leading to prominence of velocity overshoot condition under low-scattering effect, augmenting mobility and drift velocity, while approaching to the quasi ballistic carrier transport mechanism in the channel, therefore remarkably improving drive current of the nano-MOSFET.","PeriodicalId":344143,"journal":{"name":"2018 IEEE Electron Devices Kolkata Conference (EDKCON)","volume":"121 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Two Strained-Si Layers in Channel Region of HOI MOSFET\",\"authors\":\"Lalthanpuii Khiangte, Rudra Sankar Dhar\",\"doi\":\"10.1109/EDKCON.2018.8770409\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A heterostructure design with two strained silicon (s-Si) layers on both side of the middle layer strained silicon germanium (s-SiGe) layer, forming a tri-layered channel heterostructure-on-insulator (HOI) metal oxide semiconductor field effect transistor (MOSFET) have been developed. Quantum carrier confinement ensued within both the ultrathin s-Si layers, which instigates mobility enhancement, and hence counter balances the threshold voltage (Vth) roll-off due to the strained layers in the channel region. A comparison of the conventional single s-Si on relaxed SiGe channel HOI MOSFET with double s-Si channel HOI MOSFET have been perceived leading to eloquent drain current enhancement of $\\\\sim49\\\\%$ for channel length, Lg=100nm due to the captivity of carriers with trivial reduction in the threshold voltage caused on the additional bottom s-Si layer. An in depth analysis of the device in the nanoscale regime for Device-B (Lg=50nm) and Device-C (Lg=40nm) have exemplified superior device characteristic without scaling down the overall device geometry, leading to prominence of velocity overshoot condition under low-scattering effect, augmenting mobility and drift velocity, while approaching to the quasi ballistic carrier transport mechanism in the channel, therefore remarkably improving drive current of the nano-MOSFET.\",\"PeriodicalId\":344143,\"journal\":{\"name\":\"2018 IEEE Electron Devices Kolkata Conference (EDKCON)\",\"volume\":\"121 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 IEEE Electron Devices Kolkata Conference (EDKCON)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EDKCON.2018.8770409\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 IEEE Electron Devices Kolkata Conference (EDKCON)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EDKCON.2018.8770409","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

本文提出了在中间层应变硅锗(s-SiGe)层两侧各有两层应变硅(s-Si)层的异质结构设计,形成三层沟道绝缘体上异质结构(HOI)金属氧化物半导体场效应晶体管(MOSFET)。在超薄s-Si层中都存在量子载流子约束,这增强了迁移率,从而抵消了由于通道区域的应变层而导致的阈值电压(Vth)滚降。将传统的单s-Si松弛SiGe沟道HOI MOSFET与双s-Si沟道HOI MOSFET进行比较,可以发现沟道长度为Lg=100nm时,由于载流子的束缚,导致阈值电压轻微降低,导致漏极电流增强$\sim49\%$。对device - b (Lg=50nm)和device - c (Lg=40nm)在纳米尺度下的器件深入分析表明,在不缩小器件整体几何尺寸的情况下,器件具有优越的特性,导致低散射效应下的速度超调条件突出,增加了迁移率和漂移速度,同时接近通道中的准弹道载流子输运机制,从而显著提高了纳米mosfet的驱动电流。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Two Strained-Si Layers in Channel Region of HOI MOSFET
A heterostructure design with two strained silicon (s-Si) layers on both side of the middle layer strained silicon germanium (s-SiGe) layer, forming a tri-layered channel heterostructure-on-insulator (HOI) metal oxide semiconductor field effect transistor (MOSFET) have been developed. Quantum carrier confinement ensued within both the ultrathin s-Si layers, which instigates mobility enhancement, and hence counter balances the threshold voltage (Vth) roll-off due to the strained layers in the channel region. A comparison of the conventional single s-Si on relaxed SiGe channel HOI MOSFET with double s-Si channel HOI MOSFET have been perceived leading to eloquent drain current enhancement of $\sim49\%$ for channel length, Lg=100nm due to the captivity of carriers with trivial reduction in the threshold voltage caused on the additional bottom s-Si layer. An in depth analysis of the device in the nanoscale regime for Device-B (Lg=50nm) and Device-C (Lg=40nm) have exemplified superior device characteristic without scaling down the overall device geometry, leading to prominence of velocity overshoot condition under low-scattering effect, augmenting mobility and drift velocity, while approaching to the quasi ballistic carrier transport mechanism in the channel, therefore remarkably improving drive current of the nano-MOSFET.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Stability Performance Comparison of a MTJ Memory Device Using Low-Dimensional HfO2, A12O3, La2O3 and h-BN as Composite Dielectric Stress Tuning in NanoScale FinFETs at 7nm Modeling Short Channel Behavior of Proposed Work Function Engineered High-k Gate Stack DG MOSFET with Vertical Gaussian Doping Study of Ag Doped SnO2 Film and its Response Towards Aromatic Compounds Present in Tea Stress Analysis in Uniaxially Strained-SiGe Channel FinFETs at 7N Technology Node
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1