使用WTS缓冲器的标签跳过技术进行最佳低功耗缓存设计

A. Akaaboune, N. Botros, J. Alghazo
{"title":"使用WTS缓冲器的标签跳过技术进行最佳低功耗缓存设计","authors":"A. Akaaboune, N. Botros, J. Alghazo","doi":"10.1109/MTDT.2004.21","DOIUrl":null,"url":null,"abstract":"In this paper we present a robust technique to reduce the power consumption for a 4-way set-associativity cache. Our algorithm is a modification of the technique proposed by H. Choi et al. (2000) which allows skipping tag look-ups to achieve a better power consumption design. Previous work shows that implementing tag-skipping technique on a Not-Load-on-write-miss architecture, though reduces the overall power consumption, yet still consumes significant power in write miss by frequently accessing main memory. We propose the use of a write tag-skipping (WTS) buffer (WTSB) to reduce the number of write misses by 50-85% therefore reducing accesses to more power consuming devices such as main memory. This results in shifting all tag-skipping operations occurring during a miss to a hit.","PeriodicalId":415606,"journal":{"name":"Records of the 2004 International Workshop on Memory Technology, Design and Testing, 2004.","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2004-08-09","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Tag skipping technique using WTS buffer for optimal low power cache design\",\"authors\":\"A. Akaaboune, N. Botros, J. Alghazo\",\"doi\":\"10.1109/MTDT.2004.21\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper we present a robust technique to reduce the power consumption for a 4-way set-associativity cache. Our algorithm is a modification of the technique proposed by H. Choi et al. (2000) which allows skipping tag look-ups to achieve a better power consumption design. Previous work shows that implementing tag-skipping technique on a Not-Load-on-write-miss architecture, though reduces the overall power consumption, yet still consumes significant power in write miss by frequently accessing main memory. We propose the use of a write tag-skipping (WTS) buffer (WTSB) to reduce the number of write misses by 50-85% therefore reducing accesses to more power consuming devices such as main memory. This results in shifting all tag-skipping operations occurring during a miss to a hit.\",\"PeriodicalId\":415606,\"journal\":{\"name\":\"Records of the 2004 International Workshop on Memory Technology, Design and Testing, 2004.\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2004-08-09\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Records of the 2004 International Workshop on Memory Technology, Design and Testing, 2004.\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/MTDT.2004.21\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Records of the 2004 International Workshop on Memory Technology, Design and Testing, 2004.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/MTDT.2004.21","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

在本文中,我们提出了一种鲁棒的技术来降低四路集合结合缓存的功耗。我们的算法是对H. Choi等人(2000)提出的技术的修改,该技术允许跳过标签查找以实现更好的功耗设计。先前的研究表明,在非负载-写缺失架构上实现标签跳过技术,虽然降低了总体功耗,但由于频繁访问主内存,写缺失仍然消耗大量功耗。我们建议使用写标签跳过(WTS)缓冲区(WTSB)来减少50-85%的写失败次数,从而减少对更多功耗设备(如主存储器)的访问。这将导致在未命中期间发生的所有标记跳过操作转移到命中。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Tag skipping technique using WTS buffer for optimal low power cache design
In this paper we present a robust technique to reduce the power consumption for a 4-way set-associativity cache. Our algorithm is a modification of the technique proposed by H. Choi et al. (2000) which allows skipping tag look-ups to achieve a better power consumption design. Previous work shows that implementing tag-skipping technique on a Not-Load-on-write-miss architecture, though reduces the overall power consumption, yet still consumes significant power in write miss by frequently accessing main memory. We propose the use of a write tag-skipping (WTS) buffer (WTSB) to reduce the number of write misses by 50-85% therefore reducing accesses to more power consuming devices such as main memory. This results in shifting all tag-skipping operations occurring during a miss to a hit.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Built-in self-test and repair (BISTR) techniques for embedded RAMs Redundancy - it's not just for defects any more Do we need anything more than single bit error correction (ECC)? Embedded memory reliability: the SER challenge A novel method for silicon configurable test flow and algorithms for testing, debugging and characterizing different types of embedded memories through a shared controller
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1