Temesghen Tekeste, A. Shabra, D. Boning, I. Elfadel
{"title":"28nm近阈值同步电压变换器的可变性分析","authors":"Temesghen Tekeste, A. Shabra, D. Boning, I. Elfadel","doi":"10.1109/ICECS.2013.6815516","DOIUrl":null,"url":null,"abstract":"An important synchronous circuit element in low-power digital circuit design is the voltage level shifter at the boundary between voltage domains. In this paper, we present a full variability analysis of an optimized, synchronous pulsed half-latch level converter (PHLC) in the GLOBALFOUNDRIES 28nm technology. The variability analysis clearly illustrates the impact of ultra-low-power design on delay, energy and the energy-delay product (EDP). In particular, the normalized standard deviation for EDP in near-threshold operation is more than twice its value for nominal-supply operation. The analysis also illustrates the impact of variability on the architectural and topological decisions a designer has to make in ultra-low power design.","PeriodicalId":117453,"journal":{"name":"2013 IEEE 20th International Conference on Electronics, Circuits, and Systems (ICECS)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Variability analysis of a 28nm near-threshold synchronous voltage converter\",\"authors\":\"Temesghen Tekeste, A. Shabra, D. Boning, I. Elfadel\",\"doi\":\"10.1109/ICECS.2013.6815516\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"An important synchronous circuit element in low-power digital circuit design is the voltage level shifter at the boundary between voltage domains. In this paper, we present a full variability analysis of an optimized, synchronous pulsed half-latch level converter (PHLC) in the GLOBALFOUNDRIES 28nm technology. The variability analysis clearly illustrates the impact of ultra-low-power design on delay, energy and the energy-delay product (EDP). In particular, the normalized standard deviation for EDP in near-threshold operation is more than twice its value for nominal-supply operation. The analysis also illustrates the impact of variability on the architectural and topological decisions a designer has to make in ultra-low power design.\",\"PeriodicalId\":117453,\"journal\":{\"name\":\"2013 IEEE 20th International Conference on Electronics, Circuits, and Systems (ICECS)\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 IEEE 20th International Conference on Electronics, Circuits, and Systems (ICECS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICECS.2013.6815516\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 IEEE 20th International Conference on Electronics, Circuits, and Systems (ICECS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICECS.2013.6815516","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Variability analysis of a 28nm near-threshold synchronous voltage converter
An important synchronous circuit element in low-power digital circuit design is the voltage level shifter at the boundary between voltage domains. In this paper, we present a full variability analysis of an optimized, synchronous pulsed half-latch level converter (PHLC) in the GLOBALFOUNDRIES 28nm technology. The variability analysis clearly illustrates the impact of ultra-low-power design on delay, energy and the energy-delay product (EDP). In particular, the normalized standard deviation for EDP in near-threshold operation is more than twice its value for nominal-supply operation. The analysis also illustrates the impact of variability on the architectural and topological decisions a designer has to make in ultra-low power design.