高压薄层SOI负电源技术

M. Qiao, Yitao He, Heng-juan Wen, Xin Zhou, Lingli Jiang, Huaping Jiang, X. Luo, Zhaoji Li, Bo Zhang, Zhengcai Chen, Yuxuan Su, Zhiqiang Xiao, Cheng Wang
{"title":"高压薄层SOI负电源技术","authors":"M. Qiao, Yitao He, Heng-juan Wen, Xin Zhou, Lingli Jiang, Huaping Jiang, X. Luo, Zhaoji Li, Bo Zhang, Zhengcai Chen, Yuxuan Su, Zhiqiang Xiao, Cheng Wang","doi":"10.1109/ISPSD.2012.6229058","DOIUrl":null,"url":null,"abstract":"A novel HV thin layer SOI technology based on 1.5-μm-thick silicon layer for negative HV power supply has been first proposed. HV field nLDMOS with thick gate oxide, HV pLDMOS with thin gate oxide and LV CMOS are compatible with shallow trench isolation. Gate and source field plates are adopted to improve the breakdown characteristics of HV field nLDMOS since it doesn't meet SOI RESURF criterion. N-field with shallow junction depth is introduced to eliminate channel discontinuity around the “beak” region at the source side of HV field nLDMOS and avoid punch-through breakdown induced by BG effect of HV field nLDMOS. The influences of key parameters on breakdown mechanism are discussed and optimal parameters are obtained to achieve well characteristics of HV field nLDMOS for negative HV power supply. A negative HV switching IC using the proposed thin layer SOI technology shows that both the rise and fall times of the output stages are less than 50 ns under the negative supply voltage of -100 V and the load capacitance of 5000 pF.","PeriodicalId":371298,"journal":{"name":"2012 24th International Symposium on Power Semiconductor Devices and ICs","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-06-03","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"High-voltage thin layer SOI technology for negative power supply\",\"authors\":\"M. Qiao, Yitao He, Heng-juan Wen, Xin Zhou, Lingli Jiang, Huaping Jiang, X. Luo, Zhaoji Li, Bo Zhang, Zhengcai Chen, Yuxuan Su, Zhiqiang Xiao, Cheng Wang\",\"doi\":\"10.1109/ISPSD.2012.6229058\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A novel HV thin layer SOI technology based on 1.5-μm-thick silicon layer for negative HV power supply has been first proposed. HV field nLDMOS with thick gate oxide, HV pLDMOS with thin gate oxide and LV CMOS are compatible with shallow trench isolation. Gate and source field plates are adopted to improve the breakdown characteristics of HV field nLDMOS since it doesn't meet SOI RESURF criterion. N-field with shallow junction depth is introduced to eliminate channel discontinuity around the “beak” region at the source side of HV field nLDMOS and avoid punch-through breakdown induced by BG effect of HV field nLDMOS. The influences of key parameters on breakdown mechanism are discussed and optimal parameters are obtained to achieve well characteristics of HV field nLDMOS for negative HV power supply. A negative HV switching IC using the proposed thin layer SOI technology shows that both the rise and fall times of the output stages are less than 50 ns under the negative supply voltage of -100 V and the load capacitance of 5000 pF.\",\"PeriodicalId\":371298,\"journal\":{\"name\":\"2012 24th International Symposium on Power Semiconductor Devices and ICs\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-06-03\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2012 24th International Symposium on Power Semiconductor Devices and ICs\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISPSD.2012.6229058\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 24th International Symposium on Power Semiconductor Devices and ICs","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISPSD.2012.6229058","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

首次提出了一种基于1.5 μm厚硅层的高压薄层SOI技术。采用厚栅极氧化物的高压场nLDMOS、薄栅极氧化物的高压pLDMOS和低压CMOS兼容浅沟槽隔离。由于高压场nLDMOS不满足SOI RESURF标准,采用栅极和源场极板来改善其击穿特性。为了消除高压场nLDMOS源侧“喙”区周围的通道不连续,避免高压场nLDMOS的BG效应引起的穿通击穿,引入了结深较浅的n场。讨论了关键参数对击穿机理的影响,得到了用于负高压电源的高压场nLDMOS的最佳参数。采用薄层SOI技术的负高压开关IC在负电源电压为-100 V、负载电容为5000pf时,输出级的上升和下降时间均小于50ns。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
High-voltage thin layer SOI technology for negative power supply
A novel HV thin layer SOI technology based on 1.5-μm-thick silicon layer for negative HV power supply has been first proposed. HV field nLDMOS with thick gate oxide, HV pLDMOS with thin gate oxide and LV CMOS are compatible with shallow trench isolation. Gate and source field plates are adopted to improve the breakdown characteristics of HV field nLDMOS since it doesn't meet SOI RESURF criterion. N-field with shallow junction depth is introduced to eliminate channel discontinuity around the “beak” region at the source side of HV field nLDMOS and avoid punch-through breakdown induced by BG effect of HV field nLDMOS. The influences of key parameters on breakdown mechanism are discussed and optimal parameters are obtained to achieve well characteristics of HV field nLDMOS for negative HV power supply. A negative HV switching IC using the proposed thin layer SOI technology shows that both the rise and fall times of the output stages are less than 50 ns under the negative supply voltage of -100 V and the load capacitance of 5000 pF.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Vertical leakage/breakdown mechanisms in AlGaN/GaN-on-Si structures Advanced 0.13um smart power technology from 7V to 70V Failure mechanisms of low-voltage trench power MOSFETs under repetitive avalanche conditions Destruction behavior of power diodes beyond the SOA limit Clamped inductive turn-off failure in high-voltage NPT-IGBTs under overloading conditions
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1