E. Griffith, J. A. Power, S. C. Kelly, P. Elebert, S. Whiston, D. Bain, M. O’Neill
{"title":"Characterization and modeling of LDMOS transistors on a 0.6 /spl mu/m CMOS technology","authors":"E. Griffith, J. A. Power, S. C. Kelly, P. Elebert, S. Whiston, D. Bain, M. O’Neill","doi":"10.1109/ICMTS.2000.844427","DOIUrl":null,"url":null,"abstract":"High voltage integrated circuits (HVIC's) are emerging as viable alternatives to discrete circuits in a wide variety of applications. A commonly used high voltage component of these circuits is the lateral double diffused MOS transistor (LDMOS). The LDMOS transistor is based on the lightly doped drain concept. Two of the main objectives in designing LDMOS devices are to minimize the on-resistance while still maintaining a high breakdown voltage. Attempts to model LDMOS devices are complicated by the existence of the lightly doped drain and by the extension of the gate oxide and polysilicon beyond the channel into this region. This lightly doped drain region can have a large effect on the on-resistance, saturation current and feedback capacitance of the device. This paper presents a LDMOS device, considers some of the key specific parameters related to LDMOS devices, discusses a sub-circuit SPICE model implemented to model the LDMOS characteristics and investigates some interconnect metallization effects.","PeriodicalId":447680,"journal":{"name":"ICMTS 2000. Proceedings of the 2000 International Conference on Microelectronic Test Structures (Cat. No.00CH37095)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2000-03-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"10","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"ICMTS 2000. Proceedings of the 2000 International Conference on Microelectronic Test Structures (Cat. No.00CH37095)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICMTS.2000.844427","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 10

摘要

高压集成电路(HVIC)在各种应用中作为分立电路的可行替代品出现。这些电路中常用的高压元件是横向双扩散MOS晶体管(LDMOS)。LDMOS晶体管是基于轻掺杂漏极的概念。设计LDMOS器件的两个主要目标是在保持高击穿电压的同时最小化导通电阻。由于存在少量掺杂的漏极以及栅极氧化物和多晶硅在沟道之外延伸到该区域,因此对LDMOS器件进行建模的尝试变得复杂。这个轻掺杂的漏极区对器件的导通电阻、饱和电流和反馈电容有很大的影响。本文介绍了一种LDMOS器件,考虑了与LDMOS器件相关的一些关键具体参数,讨论了实现用于模拟LDMOS特性的子电路SPICE模型,并研究了一些互连金属化效应。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Characterization and modeling of LDMOS transistors on a 0.6 /spl mu/m CMOS technology
High voltage integrated circuits (HVIC's) are emerging as viable alternatives to discrete circuits in a wide variety of applications. A commonly used high voltage component of these circuits is the lateral double diffused MOS transistor (LDMOS). The LDMOS transistor is based on the lightly doped drain concept. Two of the main objectives in designing LDMOS devices are to minimize the on-resistance while still maintaining a high breakdown voltage. Attempts to model LDMOS devices are complicated by the existence of the lightly doped drain and by the extension of the gate oxide and polysilicon beyond the channel into this region. This lightly doped drain region can have a large effect on the on-resistance, saturation current and feedback capacitance of the device. This paper presents a LDMOS device, considers some of the key specific parameters related to LDMOS devices, discusses a sub-circuit SPICE model implemented to model the LDMOS characteristics and investigates some interconnect metallization effects.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Rapid evaluation of the root causes of BJT mismatch Ground-shielded measuring technique for accurate on-wafer characterization of RF CMOS devices Characterization and modeling of LDMOS transistors on a 0.6 /spl mu/m CMOS technology Comparing high-frequency de-embedding strategies: immittance correction and in-situ calibration High-spatial-frequency MOS transistor gate length variations in SRAM circuits
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1