一种具有双模相位比较器的数据模式独立时钟和数据恢复集成电路

H. Nosaka, K. Ishii, T. Enoki
{"title":"一种具有双模相位比较器的数据模式独立时钟和数据恢复集成电路","authors":"H. Nosaka, K. Ishii, T. Enoki","doi":"10.1109/GAAS.2001.964355","DOIUrl":null,"url":null,"abstract":"Clock and data recovery (CDR) with a novel two-mode phase comparator (PC) is proposed. The 10-Gbit/s CDR IC stably operates both for consecutive identical digits (CIDs) and for data transition density variations. This advancement is achieved by the novel two-mode PC, which enables us to optimize phase-locked loop parameters for various data patterns. Experimental results show that the jitter generation of the CDR IC is less than 7 ps/sub pp/ for a 2/sup 7/-1 pseudorandom bit sequence with up to 1024 CIDs. They also show that the jitter transfer and jitter tolerance are not affected by the data transition density factors between 1/8 and 1/2.","PeriodicalId":269944,"journal":{"name":"GaAs IC Symposium. IEEE Gallium Arsenide Integrated Circuit Symposium. 23rd Annual Technical Digest 2001 (Cat. No.01CH37191)","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2001-10-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A data-pattern independent clock and data recovery IC with a two-mode phase comparator\",\"authors\":\"H. Nosaka, K. Ishii, T. Enoki\",\"doi\":\"10.1109/GAAS.2001.964355\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Clock and data recovery (CDR) with a novel two-mode phase comparator (PC) is proposed. The 10-Gbit/s CDR IC stably operates both for consecutive identical digits (CIDs) and for data transition density variations. This advancement is achieved by the novel two-mode PC, which enables us to optimize phase-locked loop parameters for various data patterns. Experimental results show that the jitter generation of the CDR IC is less than 7 ps/sub pp/ for a 2/sup 7/-1 pseudorandom bit sequence with up to 1024 CIDs. They also show that the jitter transfer and jitter tolerance are not affected by the data transition density factors between 1/8 and 1/2.\",\"PeriodicalId\":269944,\"journal\":{\"name\":\"GaAs IC Symposium. IEEE Gallium Arsenide Integrated Circuit Symposium. 23rd Annual Technical Digest 2001 (Cat. No.01CH37191)\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2001-10-21\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"GaAs IC Symposium. IEEE Gallium Arsenide Integrated Circuit Symposium. 23rd Annual Technical Digest 2001 (Cat. No.01CH37191)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/GAAS.2001.964355\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"GaAs IC Symposium. IEEE Gallium Arsenide Integrated Circuit Symposium. 23rd Annual Technical Digest 2001 (Cat. No.01CH37191)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/GAAS.2001.964355","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

提出了一种新型的双模相位比较器(PC)时钟和数据恢复(CDR)。10gbit /s CDR IC在连续相同数字(cid)和数据转换密度变化下都能稳定运行。这一进步是由新的双模PC实现的,它使我们能够针对各种数据模式优化锁相环参数。实验结果表明,对于2/sup 7/-1伪随机比特序列,CDR IC的抖动产生小于7 ps/sub / pp/,且cid数最多为1024。他们还表明,抖动传递和抖动容差不受数据转移密度因子在1/8和1/2之间的影响。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
A data-pattern independent clock and data recovery IC with a two-mode phase comparator
Clock and data recovery (CDR) with a novel two-mode phase comparator (PC) is proposed. The 10-Gbit/s CDR IC stably operates both for consecutive identical digits (CIDs) and for data transition density variations. This advancement is achieved by the novel two-mode PC, which enables us to optimize phase-locked loop parameters for various data patterns. Experimental results show that the jitter generation of the CDR IC is less than 7 ps/sub pp/ for a 2/sup 7/-1 pseudorandom bit sequence with up to 1024 CIDs. They also show that the jitter transfer and jitter tolerance are not affected by the data transition density factors between 1/8 and 1/2.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
60GHz-band high-gain MMIC cascode HBT amplifier An 850 nm wavelength monolithic integrated photoreceiver with a single-power-supplied transimpedance amplifier based on GaAs PHEMT technology A monolithic X-band class-E power amplifier Extremely high P1dB MMIC amplifiers for Ka-band applications Ultra low noise 2.5 Gbit/s 3.3V transimpedance amplifier with automatic gain control
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1