Atsushi Kato, T. Kanazawa, Eiji Uehara, Y. Yonai, Y. Miyamoto
{"title":"在Si衬底上采用n-InP源的50nm以下InGaAs MOSFET","authors":"Atsushi Kato, T. Kanazawa, Eiji Uehara, Y. Yonai, Y. Miyamoto","doi":"10.1109/ICIPRM.2013.6562631","DOIUrl":null,"url":null,"abstract":"We demonstrated a sub-50-nm InGaAs 5-nm/InP 5-nm MOSFET with an n-InP source on a Si substrate using a 5-nm Al<sub>2</sub>O<sub>3</sub> dielectric. In the measurement of the fabricated device, the maximum drain current and the peak transconductance at V<sub>D</sub> = 0.5 V were 0.9 mA/μm and 0.8 mS/m, respectively. The threshold voltage was 0.09 V, and the drain-induced barrier lowering was 378 mV/V. From the channel length dependence, clear suppression of the short channel effect by the 5-nm-thick Al<sub>2</sub>O<sub>3</sub> gate dielectric and the extremely thin body III-V-OI structure was confirmed.","PeriodicalId":120297,"journal":{"name":"2013 International Conference on Indium Phosphide and Related Materials (IPRM)","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2013-05-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":"{\"title\":\"Sub-50-nm InGaAs MOSFET with n-InP source on Si substrate\",\"authors\":\"Atsushi Kato, T. Kanazawa, Eiji Uehara, Y. Yonai, Y. Miyamoto\",\"doi\":\"10.1109/ICIPRM.2013.6562631\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"We demonstrated a sub-50-nm InGaAs 5-nm/InP 5-nm MOSFET with an n-InP source on a Si substrate using a 5-nm Al<sub>2</sub>O<sub>3</sub> dielectric. In the measurement of the fabricated device, the maximum drain current and the peak transconductance at V<sub>D</sub> = 0.5 V were 0.9 mA/μm and 0.8 mS/m, respectively. The threshold voltage was 0.09 V, and the drain-induced barrier lowering was 378 mV/V. From the channel length dependence, clear suppression of the short channel effect by the 5-nm-thick Al<sub>2</sub>O<sub>3</sub> gate dielectric and the extremely thin body III-V-OI structure was confirmed.\",\"PeriodicalId\":120297,\"journal\":{\"name\":\"2013 International Conference on Indium Phosphide and Related Materials (IPRM)\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-05-19\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"7\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 International Conference on Indium Phosphide and Related Materials (IPRM)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICIPRM.2013.6562631\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 International Conference on Indium Phosphide and Related Materials (IPRM)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICIPRM.2013.6562631","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Sub-50-nm InGaAs MOSFET with n-InP source on Si substrate
We demonstrated a sub-50-nm InGaAs 5-nm/InP 5-nm MOSFET with an n-InP source on a Si substrate using a 5-nm Al2O3 dielectric. In the measurement of the fabricated device, the maximum drain current and the peak transconductance at VD = 0.5 V were 0.9 mA/μm and 0.8 mS/m, respectively. The threshold voltage was 0.09 V, and the drain-induced barrier lowering was 378 mV/V. From the channel length dependence, clear suppression of the short channel effect by the 5-nm-thick Al2O3 gate dielectric and the extremely thin body III-V-OI structure was confirmed.