基于缺陷测试的CMOS标准电池特性

W. Pleskacz, D. Kasprowicz, Tomasz Oleszczak, W. Kuzmicz
{"title":"基于缺陷测试的CMOS标准电池特性","authors":"W. Pleskacz, D. Kasprowicz, Tomasz Oleszczak, W. Kuzmicz","doi":"10.1109/DFTVS.2001.966792","DOIUrl":null,"url":null,"abstract":"This paper extends the CMOS standard cells characterization methodology for defect based testing. The proposed methodology allows to find the types of faults which may occur in a real IC, to determine their probabilities, and to find the input test vectors which detect these faults. For shorts at the inputs two types of cell simulation conditions - \"Wired-AND\" and \"Wired-OR\" are used. Examples of industrial standard cells characterization indicate that a single logic fault probability table is not sufficient. Separate tables for \" Wired-AND \" and \" Wired-OR\" conditions at the inputs are needed for full characterization and hierarchical test generation.","PeriodicalId":187031,"journal":{"name":"Proceedings 2001 IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems","volume":"65 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2001-10-24","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"31","resultStr":"{\"title\":\"CMOS standard cells characterization for defect based testing\",\"authors\":\"W. Pleskacz, D. Kasprowicz, Tomasz Oleszczak, W. Kuzmicz\",\"doi\":\"10.1109/DFTVS.2001.966792\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper extends the CMOS standard cells characterization methodology for defect based testing. The proposed methodology allows to find the types of faults which may occur in a real IC, to determine their probabilities, and to find the input test vectors which detect these faults. For shorts at the inputs two types of cell simulation conditions - \\\"Wired-AND\\\" and \\\"Wired-OR\\\" are used. Examples of industrial standard cells characterization indicate that a single logic fault probability table is not sufficient. Separate tables for \\\" Wired-AND \\\" and \\\" Wired-OR\\\" conditions at the inputs are needed for full characterization and hierarchical test generation.\",\"PeriodicalId\":187031,\"journal\":{\"name\":\"Proceedings 2001 IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems\",\"volume\":\"65 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2001-10-24\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"31\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings 2001 IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/DFTVS.2001.966792\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings 2001 IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DFTVS.2001.966792","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 31

摘要

本文扩展了CMOS标准电池的缺陷检测方法。所提出的方法允许找到在实际集成电路中可能发生的故障类型,确定其概率,并找到检测这些故障的输入测试向量。对于输入端的短路,使用两种类型的单元模拟条件-“有线与”和“有线或”。工业标准细胞表征的例子表明,单一的逻辑故障概率表是不够的。需要在输入处为“有线与”和“有线或”条件单独的表,以进行完整的表征和分层测试生成。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
CMOS standard cells characterization for defect based testing
This paper extends the CMOS standard cells characterization methodology for defect based testing. The proposed methodology allows to find the types of faults which may occur in a real IC, to determine their probabilities, and to find the input test vectors which detect these faults. For shorts at the inputs two types of cell simulation conditions - "Wired-AND" and "Wired-OR" are used. Examples of industrial standard cells characterization indicate that a single logic fault probability table is not sufficient. Separate tables for " Wired-AND " and " Wired-OR" conditions at the inputs are needed for full characterization and hierarchical test generation.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
An on-chip detection circuit for the verification of IC supply connections Unequal error protection codes with two-level burst and capabilities Sensitivity and reliability evaluation for mixed-signal ICs under electromigration and hot-carrier effects Error detection of arithmetic circuits using a residue checker with signed-digit number system Comparison and application of different VHDL-based fault injection techniques
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1