{"title":"具有固定轮廓约束的混合大小模块的可达性驱动平面规划算法","authors":"Jai-Ming Lin, Chih-Yao Hu, Kai-Chung Chan","doi":"10.1109/VLSI-DAT.2015.7114531","DOIUrl":null,"url":null,"abstract":"Floorplanning is one of the most important steps in the physical design. Traditional floorplanning focuses on minimizing wirelength and area. As design complexity grows, more and more nets need to be routed in a chip, which makes routing difficulty increase dramatically in modern ICs. Hence, it is necessary to consider net routability during floorplanning. This paper proposes the first work to consider routability and wirelength in floorplanning with fixed-outline constraint by using an analytical based approach. To estimate congestion more accurately, we also propose a new model to measure net usages, and transform the model into differentiable functions such that they can be solved by the optimization approach. The proposed method is efficient and effective, and the experimental results demonstrate the approach can actually reduce overflows without increasing routing wirelength.","PeriodicalId":369130,"journal":{"name":"VLSI Design, Automation and Test(VLSI-DAT)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-04-27","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Routability-driven floorplanning algorithm for mixed-size modules with fixed-outline constraint\",\"authors\":\"Jai-Ming Lin, Chih-Yao Hu, Kai-Chung Chan\",\"doi\":\"10.1109/VLSI-DAT.2015.7114531\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Floorplanning is one of the most important steps in the physical design. Traditional floorplanning focuses on minimizing wirelength and area. As design complexity grows, more and more nets need to be routed in a chip, which makes routing difficulty increase dramatically in modern ICs. Hence, it is necessary to consider net routability during floorplanning. This paper proposes the first work to consider routability and wirelength in floorplanning with fixed-outline constraint by using an analytical based approach. To estimate congestion more accurately, we also propose a new model to measure net usages, and transform the model into differentiable functions such that they can be solved by the optimization approach. The proposed method is efficient and effective, and the experimental results demonstrate the approach can actually reduce overflows without increasing routing wirelength.\",\"PeriodicalId\":369130,\"journal\":{\"name\":\"VLSI Design, Automation and Test(VLSI-DAT)\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-04-27\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"VLSI Design, Automation and Test(VLSI-DAT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/VLSI-DAT.2015.7114531\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"VLSI Design, Automation and Test(VLSI-DAT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VLSI-DAT.2015.7114531","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Routability-driven floorplanning algorithm for mixed-size modules with fixed-outline constraint
Floorplanning is one of the most important steps in the physical design. Traditional floorplanning focuses on minimizing wirelength and area. As design complexity grows, more and more nets need to be routed in a chip, which makes routing difficulty increase dramatically in modern ICs. Hence, it is necessary to consider net routability during floorplanning. This paper proposes the first work to consider routability and wirelength in floorplanning with fixed-outline constraint by using an analytical based approach. To estimate congestion more accurately, we also propose a new model to measure net usages, and transform the model into differentiable functions such that they can be solved by the optimization approach. The proposed method is efficient and effective, and the experimental results demonstrate the approach can actually reduce overflows without increasing routing wirelength.