{"title":"英特尔测试芯片上混合信号电路鲁棒高效的预硅验证环境","authors":"N. August","doi":"10.1109/ISQED.2008.40","DOIUrl":null,"url":null,"abstract":"In the past, it was possible to validate analog CMOS circuits through transistor-level (schematic netlist) simulation. As manufacturing processes grow in complexity, the ever-increasing amount of design-for-test/manufacturability/yield/quality (DFx) circuitry renders transistor-level simulation impractical; and digital behavioral simulation ignores crucial analog interactions. This paper presents a more robust and efficient methodology for pre-silicon validation of such mixed-signal circuits. We adopt a top-down strategy and model all blocks at the behavioral level. However, we also represent select analog blocks at the transistor level. This strategy precludes the need for what is currently a weakness in mixed-signal validation - equivalence checking between analog behavioral models and analog schematics. In addition, this strategy enables performance validation to be seamlessly integrated with functional validation. Further, by leveraging the industry standard languages of SPICE, System Verilog and Verilog-AMS, we are able to build and simulate all modeling and validation constructs with a single tool. On Intel's most recent test chip, our validation methodology found more bugs with fewer person-hours than previous attempts with purely digital or transistor-level validation.","PeriodicalId":243121,"journal":{"name":"9th International Symposium on Quality Electronic Design (isqed 2008)","volume":"609 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-03-17","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"A Robust and Efficient Pre-Silicon Validation Environment for Mixed-Signal Circuits on Intel's Test Chips\",\"authors\":\"N. August\",\"doi\":\"10.1109/ISQED.2008.40\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In the past, it was possible to validate analog CMOS circuits through transistor-level (schematic netlist) simulation. As manufacturing processes grow in complexity, the ever-increasing amount of design-for-test/manufacturability/yield/quality (DFx) circuitry renders transistor-level simulation impractical; and digital behavioral simulation ignores crucial analog interactions. This paper presents a more robust and efficient methodology for pre-silicon validation of such mixed-signal circuits. We adopt a top-down strategy and model all blocks at the behavioral level. However, we also represent select analog blocks at the transistor level. This strategy precludes the need for what is currently a weakness in mixed-signal validation - equivalence checking between analog behavioral models and analog schematics. In addition, this strategy enables performance validation to be seamlessly integrated with functional validation. Further, by leveraging the industry standard languages of SPICE, System Verilog and Verilog-AMS, we are able to build and simulate all modeling and validation constructs with a single tool. On Intel's most recent test chip, our validation methodology found more bugs with fewer person-hours than previous attempts with purely digital or transistor-level validation.\",\"PeriodicalId\":243121,\"journal\":{\"name\":\"9th International Symposium on Quality Electronic Design (isqed 2008)\",\"volume\":\"609 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2008-03-17\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"9th International Symposium on Quality Electronic Design (isqed 2008)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISQED.2008.40\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"9th International Symposium on Quality Electronic Design (isqed 2008)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISQED.2008.40","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A Robust and Efficient Pre-Silicon Validation Environment for Mixed-Signal Circuits on Intel's Test Chips
In the past, it was possible to validate analog CMOS circuits through transistor-level (schematic netlist) simulation. As manufacturing processes grow in complexity, the ever-increasing amount of design-for-test/manufacturability/yield/quality (DFx) circuitry renders transistor-level simulation impractical; and digital behavioral simulation ignores crucial analog interactions. This paper presents a more robust and efficient methodology for pre-silicon validation of such mixed-signal circuits. We adopt a top-down strategy and model all blocks at the behavioral level. However, we also represent select analog blocks at the transistor level. This strategy precludes the need for what is currently a weakness in mixed-signal validation - equivalence checking between analog behavioral models and analog schematics. In addition, this strategy enables performance validation to be seamlessly integrated with functional validation. Further, by leveraging the industry standard languages of SPICE, System Verilog and Verilog-AMS, we are able to build and simulate all modeling and validation constructs with a single tool. On Intel's most recent test chip, our validation methodology found more bugs with fewer person-hours than previous attempts with purely digital or transistor-level validation.