{"title":"基于采样和保持相位检测器的新型锁相环结构,既没有滤波器,也没有反正弦电路","authors":"B. Gassara, N. Masmoudi","doi":"10.1109/SSD.2016.7473765","DOIUrl":null,"url":null,"abstract":"This paper describe a new design approach of PLL architecture based on Sample and Hold Phase Detector (SHPD PLL). This architecture is a simplification and amelioration of the Inverse Sine Phase Detector (ISPD) PLL [1] [4]. The main difference between the two architectures, that we removed the Inverse Sine function in ISPD model, and replace it by an automatic gain control, which gives PLL more adaptation, stability, wide frequency range and fast response ability. Compared to ISPD PLL, the proposed SHPD PLL is 14 times, faster, more stable and 1.7 times frequency range wider than the, ISPD PLL.","PeriodicalId":149580,"journal":{"name":"2016 13th International Multi-Conference on Systems, Signals & Devices (SSD)","volume":"141 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-03-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"New PLL architecture based on sample and hold phase detector without neither filter nor Inverse Sine circuit\",\"authors\":\"B. Gassara, N. Masmoudi\",\"doi\":\"10.1109/SSD.2016.7473765\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper describe a new design approach of PLL architecture based on Sample and Hold Phase Detector (SHPD PLL). This architecture is a simplification and amelioration of the Inverse Sine Phase Detector (ISPD) PLL [1] [4]. The main difference between the two architectures, that we removed the Inverse Sine function in ISPD model, and replace it by an automatic gain control, which gives PLL more adaptation, stability, wide frequency range and fast response ability. Compared to ISPD PLL, the proposed SHPD PLL is 14 times, faster, more stable and 1.7 times frequency range wider than the, ISPD PLL.\",\"PeriodicalId\":149580,\"journal\":{\"name\":\"2016 13th International Multi-Conference on Systems, Signals & Devices (SSD)\",\"volume\":\"141 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2016-03-21\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2016 13th International Multi-Conference on Systems, Signals & Devices (SSD)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SSD.2016.7473765\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 13th International Multi-Conference on Systems, Signals & Devices (SSD)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SSD.2016.7473765","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
New PLL architecture based on sample and hold phase detector without neither filter nor Inverse Sine circuit
This paper describe a new design approach of PLL architecture based on Sample and Hold Phase Detector (SHPD PLL). This architecture is a simplification and amelioration of the Inverse Sine Phase Detector (ISPD) PLL [1] [4]. The main difference between the two architectures, that we removed the Inverse Sine function in ISPD model, and replace it by an automatic gain control, which gives PLL more adaptation, stability, wide frequency range and fast response ability. Compared to ISPD PLL, the proposed SHPD PLL is 14 times, faster, more stable and 1.7 times frequency range wider than the, ISPD PLL.