在未来晶体管的功率优化中纳入电源电压和工艺变化

A. Chao, P. Kapur, R. Shenoy, Y. Nishi, K. Saraswat
{"title":"在未来晶体管的功率优化中纳入电源电压和工艺变化","authors":"A. Chao, P. Kapur, R. Shenoy, Y. Nishi, K. Saraswat","doi":"10.1109/DRC.2005.1553072","DOIUrl":null,"url":null,"abstract":"In this work, we extend this methodology to include the impact of supply voltage and process parameter variations (gate length, Lg , body thickness, Tsi). A variation-aware methodology yields a realistic comparison between different device technology options at the future nodes. In addition, it gives a more measured assessment of both the minimum power possible as well as the optimal voltage-scaling roadmap. We show the efficacy and the wide scope of this methodology by applying it to a myriad of transistor related applications","PeriodicalId":306160,"journal":{"name":"63rd Device Research Conference Digest, 2005. DRC '05.","volume":"419 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2005-06-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Incorporation of supply voltage and process variations in the power optimization for future transistors\",\"authors\":\"A. Chao, P. Kapur, R. Shenoy, Y. Nishi, K. Saraswat\",\"doi\":\"10.1109/DRC.2005.1553072\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this work, we extend this methodology to include the impact of supply voltage and process parameter variations (gate length, Lg , body thickness, Tsi). A variation-aware methodology yields a realistic comparison between different device technology options at the future nodes. In addition, it gives a more measured assessment of both the minimum power possible as well as the optimal voltage-scaling roadmap. We show the efficacy and the wide scope of this methodology by applying it to a myriad of transistor related applications\",\"PeriodicalId\":306160,\"journal\":{\"name\":\"63rd Device Research Conference Digest, 2005. DRC '05.\",\"volume\":\"419 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2005-06-22\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"63rd Device Research Conference Digest, 2005. DRC '05.\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/DRC.2005.1553072\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"63rd Device Research Conference Digest, 2005. DRC '05.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DRC.2005.1553072","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

在这项工作中,我们将这种方法扩展到包括电源电压和工艺参数变化(栅极长度,Lg,体厚,Tsi)的影响。变化感知方法在未来节点上产生不同设备技术选项之间的现实比较。此外,它还提供了对可能的最小功率以及最佳电压缩放路线图的更精确的评估。我们通过将这种方法应用于无数晶体管相关应用来展示其有效性和广泛的范围
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Incorporation of supply voltage and process variations in the power optimization for future transistors
In this work, we extend this methodology to include the impact of supply voltage and process parameter variations (gate length, Lg , body thickness, Tsi). A variation-aware methodology yields a realistic comparison between different device technology options at the future nodes. In addition, it gives a more measured assessment of both the minimum power possible as well as the optimal voltage-scaling roadmap. We show the efficacy and the wide scope of this methodology by applying it to a myriad of transistor related applications
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
High-power stable field-plated AlGaN-GaN MOSHFETs A new four-terminal hybrid silicon/organic field-effect sensor device Tunnel junctions in GaN/AlN for optoelectronic applications Data retention behavior in the embedded SONOS nonvolatile memory cell Mobility and sub-threshold characteristics in high-mobility dual-channel strained Si/strainef SiGe p-MOSFETs
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1