{"title":"工艺变化对VLSI互连中延迟最小化总线编码方案的影响","authors":"C. Raghunandan, K. S. Sainarayanan, M. Srinivas","doi":"10.1109/SPI.2007.4512262","DOIUrl":null,"url":null,"abstract":"Process variations can have a significant impact on both device and interconnect performance in deep submicron (DSM) technologies. In this paper, authors discuss the impact of process parameter variations on bus-encoding schemes for delay minimization. It is shown that if process variability is taken into consideration, there will be a change in effective capacitance (Ceff) of the bus lines because of which the amount of delay that each crosstalk class causes is going to vary. SPICE simulations have been carried out for interconnect lines (three bit bus model) of different dimensions at different technology nodes (180, 130, 90 and 65 nm) to find out the effect of process variability on the effective capacitance of bus lines. Finally, the impact of process variations on bus-encoding schemes for delay minimization is discussed in detail.","PeriodicalId":206352,"journal":{"name":"2007 IEEE Workshop on Signal Propagation on Interconnects","volume":"100 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-05-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Impact of process variations on bus-encoding schemes for delay minimization in VLSI interconnects\",\"authors\":\"C. Raghunandan, K. S. Sainarayanan, M. Srinivas\",\"doi\":\"10.1109/SPI.2007.4512262\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Process variations can have a significant impact on both device and interconnect performance in deep submicron (DSM) technologies. In this paper, authors discuss the impact of process parameter variations on bus-encoding schemes for delay minimization. It is shown that if process variability is taken into consideration, there will be a change in effective capacitance (Ceff) of the bus lines because of which the amount of delay that each crosstalk class causes is going to vary. SPICE simulations have been carried out for interconnect lines (three bit bus model) of different dimensions at different technology nodes (180, 130, 90 and 65 nm) to find out the effect of process variability on the effective capacitance of bus lines. Finally, the impact of process variations on bus-encoding schemes for delay minimization is discussed in detail.\",\"PeriodicalId\":206352,\"journal\":{\"name\":\"2007 IEEE Workshop on Signal Propagation on Interconnects\",\"volume\":\"100 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2007-05-13\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2007 IEEE Workshop on Signal Propagation on Interconnects\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SPI.2007.4512262\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 IEEE Workshop on Signal Propagation on Interconnects","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SPI.2007.4512262","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Impact of process variations on bus-encoding schemes for delay minimization in VLSI interconnects
Process variations can have a significant impact on both device and interconnect performance in deep submicron (DSM) technologies. In this paper, authors discuss the impact of process parameter variations on bus-encoding schemes for delay minimization. It is shown that if process variability is taken into consideration, there will be a change in effective capacitance (Ceff) of the bus lines because of which the amount of delay that each crosstalk class causes is going to vary. SPICE simulations have been carried out for interconnect lines (three bit bus model) of different dimensions at different technology nodes (180, 130, 90 and 65 nm) to find out the effect of process variability on the effective capacitance of bus lines. Finally, the impact of process variations on bus-encoding schemes for delay minimization is discussed in detail.