片上网络架构的性能评估

Pratiksha Gehlot, S. Chouhan
{"title":"片上网络架构的性能评估","authors":"Pratiksha Gehlot, S. Chouhan","doi":"10.1109/ELECTRO.2009.5441156","DOIUrl":null,"url":null,"abstract":"A new chip design paradigm Network on Chip (NOC), proposed by many research groups [1], [2] is an important architectural choice for future SOCs. Various proposed Network on Chip (NoC) architecture attempts to address different component level architectures with specific interconnection network topologies and routing techniques, some of the topologies are CLICHE, Folded Torus, BFT, SPIN and Octagon. This research work compares proposed NoC architectures and to evaluate their performance using a simulating tool NS-2. Simulation provides relationship among latency, throughput and packet drop probability for NoC architectures.","PeriodicalId":149384,"journal":{"name":"2009 International Conference on Emerging Trends in Electronic and Photonic Devices & Systems","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2009-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"12","resultStr":"{\"title\":\"Performance evaluation of Network on Chip architectures\",\"authors\":\"Pratiksha Gehlot, S. Chouhan\",\"doi\":\"10.1109/ELECTRO.2009.5441156\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A new chip design paradigm Network on Chip (NOC), proposed by many research groups [1], [2] is an important architectural choice for future SOCs. Various proposed Network on Chip (NoC) architecture attempts to address different component level architectures with specific interconnection network topologies and routing techniques, some of the topologies are CLICHE, Folded Torus, BFT, SPIN and Octagon. This research work compares proposed NoC architectures and to evaluate their performance using a simulating tool NS-2. Simulation provides relationship among latency, throughput and packet drop probability for NoC architectures.\",\"PeriodicalId\":149384,\"journal\":{\"name\":\"2009 International Conference on Emerging Trends in Electronic and Photonic Devices & Systems\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2009-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"12\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2009 International Conference on Emerging Trends in Electronic and Photonic Devices & Systems\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ELECTRO.2009.5441156\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 International Conference on Emerging Trends in Electronic and Photonic Devices & Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ELECTRO.2009.5441156","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 12

摘要

许多研究小组[1],[2]提出了一种新的芯片设计范式网络芯片(NOC),这是未来soc的重要架构选择。各种提出的片上网络(NoC)架构试图通过特定的互连网络拓扑和路由技术来解决不同的组件级架构,其中一些拓扑是CLICHE,折叠环面,BFT, SPIN和八边形。这项研究工作比较了提出的NoC架构,并使用模拟工具NS-2评估了它们的性能。仿真给出了时延、吞吐量和丢包概率之间的关系。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Performance evaluation of Network on Chip architectures
A new chip design paradigm Network on Chip (NOC), proposed by many research groups [1], [2] is an important architectural choice for future SOCs. Various proposed Network on Chip (NoC) architecture attempts to address different component level architectures with specific interconnection network topologies and routing techniques, some of the topologies are CLICHE, Folded Torus, BFT, SPIN and Octagon. This research work compares proposed NoC architectures and to evaluate their performance using a simulating tool NS-2. Simulation provides relationship among latency, throughput and packet drop probability for NoC architectures.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A textile antenna for WLAN applications Phase shifted photonic crystal based filter with flat-top response Design of a generic network on chip frame work for store & forward routing for 2D mesh topology Feasibilty of laser action in strained Ge and Group IV alloys on Si platform High speed LVDS driver for SERDES
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1