Sameer Vashishtha, Saiyid Mohammad Irshad Rizvi, Paras Garg
{"title":"面向成本效益封装方案的高速链路模拟前端接收机信号完整性分析","authors":"Sameer Vashishtha, Saiyid Mohammad Irshad Rizvi, Paras Garg","doi":"10.1109/SPI57109.2023.10145554","DOIUrl":null,"url":null,"abstract":"In this paper, we have compared the signal quality at different points on the channel during high-speed data transmission in the Analog Front End Receiver (AFE) by analyzing the quality of eye diagrams in the presence of cost-effective packaging schemes. Simulation of Analog Front End Receiver developed in 28nm FD-SOI technology is performed with actual chip package S parameters at 1.25 Gb/s. The Simulation/Silicon Measurement results show that even a severely degraded eye diagram at the package balls does not result in a higher bit error rate. But actually, the quality of the eye diagram across the on-chip terminator resistor is the main parameter in achieving the required bit error rate specification.","PeriodicalId":281134,"journal":{"name":"2023 IEEE 27th Workshop on Signal and Power Integrity (SPI)","volume":"33 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2023-05-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Signal Integrity Analysis of High Speed Link Analog Front End Receiver for Cost Effective Packaging Schemes\",\"authors\":\"Sameer Vashishtha, Saiyid Mohammad Irshad Rizvi, Paras Garg\",\"doi\":\"10.1109/SPI57109.2023.10145554\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, we have compared the signal quality at different points on the channel during high-speed data transmission in the Analog Front End Receiver (AFE) by analyzing the quality of eye diagrams in the presence of cost-effective packaging schemes. Simulation of Analog Front End Receiver developed in 28nm FD-SOI technology is performed with actual chip package S parameters at 1.25 Gb/s. The Simulation/Silicon Measurement results show that even a severely degraded eye diagram at the package balls does not result in a higher bit error rate. But actually, the quality of the eye diagram across the on-chip terminator resistor is the main parameter in achieving the required bit error rate specification.\",\"PeriodicalId\":281134,\"journal\":{\"name\":\"2023 IEEE 27th Workshop on Signal and Power Integrity (SPI)\",\"volume\":\"33 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2023-05-07\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2023 IEEE 27th Workshop on Signal and Power Integrity (SPI)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SPI57109.2023.10145554\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2023 IEEE 27th Workshop on Signal and Power Integrity (SPI)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SPI57109.2023.10145554","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Signal Integrity Analysis of High Speed Link Analog Front End Receiver for Cost Effective Packaging Schemes
In this paper, we have compared the signal quality at different points on the channel during high-speed data transmission in the Analog Front End Receiver (AFE) by analyzing the quality of eye diagrams in the presence of cost-effective packaging schemes. Simulation of Analog Front End Receiver developed in 28nm FD-SOI technology is performed with actual chip package S parameters at 1.25 Gb/s. The Simulation/Silicon Measurement results show that even a severely degraded eye diagram at the package balls does not result in a higher bit error rate. But actually, the quality of the eye diagram across the on-chip terminator resistor is the main parameter in achieving the required bit error rate specification.