面向成本效益封装方案的高速链路模拟前端接收机信号完整性分析

Sameer Vashishtha, Saiyid Mohammad Irshad Rizvi, Paras Garg
{"title":"面向成本效益封装方案的高速链路模拟前端接收机信号完整性分析","authors":"Sameer Vashishtha, Saiyid Mohammad Irshad Rizvi, Paras Garg","doi":"10.1109/SPI57109.2023.10145554","DOIUrl":null,"url":null,"abstract":"In this paper, we have compared the signal quality at different points on the channel during high-speed data transmission in the Analog Front End Receiver (AFE) by analyzing the quality of eye diagrams in the presence of cost-effective packaging schemes. Simulation of Analog Front End Receiver developed in 28nm FD-SOI technology is performed with actual chip package S parameters at 1.25 Gb/s. The Simulation/Silicon Measurement results show that even a severely degraded eye diagram at the package balls does not result in a higher bit error rate. But actually, the quality of the eye diagram across the on-chip terminator resistor is the main parameter in achieving the required bit error rate specification.","PeriodicalId":281134,"journal":{"name":"2023 IEEE 27th Workshop on Signal and Power Integrity (SPI)","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2023-05-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Signal Integrity Analysis of High Speed Link Analog Front End Receiver for Cost Effective Packaging Schemes\",\"authors\":\"Sameer Vashishtha, Saiyid Mohammad Irshad Rizvi, Paras Garg\",\"doi\":\"10.1109/SPI57109.2023.10145554\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, we have compared the signal quality at different points on the channel during high-speed data transmission in the Analog Front End Receiver (AFE) by analyzing the quality of eye diagrams in the presence of cost-effective packaging schemes. Simulation of Analog Front End Receiver developed in 28nm FD-SOI technology is performed with actual chip package S parameters at 1.25 Gb/s. The Simulation/Silicon Measurement results show that even a severely degraded eye diagram at the package balls does not result in a higher bit error rate. But actually, the quality of the eye diagram across the on-chip terminator resistor is the main parameter in achieving the required bit error rate specification.\",\"PeriodicalId\":281134,\"journal\":{\"name\":\"2023 IEEE 27th Workshop on Signal and Power Integrity (SPI)\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2023-05-07\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2023 IEEE 27th Workshop on Signal and Power Integrity (SPI)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SPI57109.2023.10145554\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2023 IEEE 27th Workshop on Signal and Power Integrity (SPI)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SPI57109.2023.10145554","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

在本文中,我们通过分析具有成本效益的封装方案下眼图的质量,比较了模拟前端接收机(AFE)高速数据传输过程中信道上不同点的信号质量。采用28nm FD-SOI技术开发的模拟前端接收机,在1.25 Gb/ S的实际芯片封装S参数下进行了仿真。仿真/硅测量结果表明,即使封装球处的眼图严重退化,也不会导致更高的误码率。但实际上,片上终止电阻的眼图质量是实现所需误码率规格的主要参数。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Signal Integrity Analysis of High Speed Link Analog Front End Receiver for Cost Effective Packaging Schemes
In this paper, we have compared the signal quality at different points on the channel during high-speed data transmission in the Analog Front End Receiver (AFE) by analyzing the quality of eye diagrams in the presence of cost-effective packaging schemes. Simulation of Analog Front End Receiver developed in 28nm FD-SOI technology is performed with actual chip package S parameters at 1.25 Gb/s. The Simulation/Silicon Measurement results show that even a severely degraded eye diagram at the package balls does not result in a higher bit error rate. But actually, the quality of the eye diagram across the on-chip terminator resistor is the main parameter in achieving the required bit error rate specification.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Bandwidth Limits of Connector Wipe Stub for Reliable 224 Gbps Signaling Variability-Aware Modeling of Supply Induced Jitter in CMOS Inverters A Structured Krylov Subspace Projection Framework for Fast Power Integrity Verification Signal Integrity Analysis of Coupled Thin-Film Microstrip Lines (TFMSLs) Routing Length Impact on Differential Via Crosstalk Cancellation
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1