Emmanuel Chery;Corinna Fohn;Joke De Messemaeker;Eric Beyne
{"title":"先进3D技术的可靠性挑战:以硅通孔和sic - sic晶圆间混合键合技术为例","authors":"Emmanuel Chery;Corinna Fohn;Joke De Messemaeker;Eric Beyne","doi":"10.1109/TDMR.2023.3327664","DOIUrl":null,"url":null,"abstract":"As the traditional more Moore approach is slowing down, due to the increase in development costs and logic complexity, 3D technologies are enabling complex More than Moore Systems-on-Chip (SoC), offering higher performances and functionalities to customers. 3D SoC combine efficiently chips from different technology nodes through vertical interconnections, enabling complex designs out of reach of the monolithic approach. Vertical interconnection technologies are therefore key enablers of the More than Moore paradigm, allowing higher densities with reduced latencies. In particular, through silicon vias (TSV) and wafer-to-wafer hybrid bonding will be key to the success of the next generation of 3D Systems-on-Chip by bringing the interconnect densities above 106 mm−2. In this article, the reliability challenges and failure mechanisms related to these two technologies are reviewed and potential mitigation solutions developed at imec are introduced. In the first section, the process and technology choices enabling the TSV and SiCN–SiCN wafer-to-wafer hybrid-bonding technologies are summarized. Subsequently, the impact of mechanical stress and liner integrity on the reliability of TSVs are discussed. In this context, it is shown that copper poisoning in the dielectric during the liner opening etch is a major challenge, requiring careful optimization of the etch recipe. A lifetime assessment of the hybrid-bonding pad-to-pad interface is then presented. The importance of a soft CMP process, that minimizes the degradation of the bonding dielectric and therefore the creation of defects is demonstrated. Additionally, the impact of copper migration along the bonding interface on the reliability performance is mentioned. Finally, the role of bonding voids in the electromigration performances of copper pads will be discussed.","PeriodicalId":448,"journal":{"name":"IEEE Transactions on Device and Materials Reliability","volume":"23 4","pages":"615-622"},"PeriodicalIF":2.5000,"publicationDate":"2023-10-25","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Reliability Challenges in Advanced 3D Technologies: The Case of Through Silicon Vias and SiCN–SiCN Wafer-to-Wafer Hybrid-Bonding Technologies\",\"authors\":\"Emmanuel Chery;Corinna Fohn;Joke De Messemaeker;Eric Beyne\",\"doi\":\"10.1109/TDMR.2023.3327664\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"As the traditional more Moore approach is slowing down, due to the increase in development costs and logic complexity, 3D technologies are enabling complex More than Moore Systems-on-Chip (SoC), offering higher performances and functionalities to customers. 3D SoC combine efficiently chips from different technology nodes through vertical interconnections, enabling complex designs out of reach of the monolithic approach. Vertical interconnection technologies are therefore key enablers of the More than Moore paradigm, allowing higher densities with reduced latencies. In particular, through silicon vias (TSV) and wafer-to-wafer hybrid bonding will be key to the success of the next generation of 3D Systems-on-Chip by bringing the interconnect densities above 106 mm−2. In this article, the reliability challenges and failure mechanisms related to these two technologies are reviewed and potential mitigation solutions developed at imec are introduced. In the first section, the process and technology choices enabling the TSV and SiCN–SiCN wafer-to-wafer hybrid-bonding technologies are summarized. Subsequently, the impact of mechanical stress and liner integrity on the reliability of TSVs are discussed. In this context, it is shown that copper poisoning in the dielectric during the liner opening etch is a major challenge, requiring careful optimization of the etch recipe. A lifetime assessment of the hybrid-bonding pad-to-pad interface is then presented. The importance of a soft CMP process, that minimizes the degradation of the bonding dielectric and therefore the creation of defects is demonstrated. Additionally, the impact of copper migration along the bonding interface on the reliability performance is mentioned. Finally, the role of bonding voids in the electromigration performances of copper pads will be discussed.\",\"PeriodicalId\":448,\"journal\":{\"name\":\"IEEE Transactions on Device and Materials Reliability\",\"volume\":\"23 4\",\"pages\":\"615-622\"},\"PeriodicalIF\":2.5000,\"publicationDate\":\"2023-10-25\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"IEEE Transactions on Device and Materials Reliability\",\"FirstCategoryId\":\"5\",\"ListUrlMain\":\"https://ieeexplore.ieee.org/document/10296057/\",\"RegionNum\":3,\"RegionCategory\":\"工程技术\",\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"Q2\",\"JCRName\":\"ENGINEERING, ELECTRICAL & ELECTRONIC\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE Transactions on Device and Materials Reliability","FirstCategoryId":"5","ListUrlMain":"https://ieeexplore.ieee.org/document/10296057/","RegionNum":3,"RegionCategory":"工程技术","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q2","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
Reliability Challenges in Advanced 3D Technologies: The Case of Through Silicon Vias and SiCN–SiCN Wafer-to-Wafer Hybrid-Bonding Technologies
As the traditional more Moore approach is slowing down, due to the increase in development costs and logic complexity, 3D technologies are enabling complex More than Moore Systems-on-Chip (SoC), offering higher performances and functionalities to customers. 3D SoC combine efficiently chips from different technology nodes through vertical interconnections, enabling complex designs out of reach of the monolithic approach. Vertical interconnection technologies are therefore key enablers of the More than Moore paradigm, allowing higher densities with reduced latencies. In particular, through silicon vias (TSV) and wafer-to-wafer hybrid bonding will be key to the success of the next generation of 3D Systems-on-Chip by bringing the interconnect densities above 106 mm−2. In this article, the reliability challenges and failure mechanisms related to these two technologies are reviewed and potential mitigation solutions developed at imec are introduced. In the first section, the process and technology choices enabling the TSV and SiCN–SiCN wafer-to-wafer hybrid-bonding technologies are summarized. Subsequently, the impact of mechanical stress and liner integrity on the reliability of TSVs are discussed. In this context, it is shown that copper poisoning in the dielectric during the liner opening etch is a major challenge, requiring careful optimization of the etch recipe. A lifetime assessment of the hybrid-bonding pad-to-pad interface is then presented. The importance of a soft CMP process, that minimizes the degradation of the bonding dielectric and therefore the creation of defects is demonstrated. Additionally, the impact of copper migration along the bonding interface on the reliability performance is mentioned. Finally, the role of bonding voids in the electromigration performances of copper pads will be discussed.
期刊介绍:
The scope of the publication includes, but is not limited to Reliability of: Devices, Materials, Processes, Interfaces, Integrated Microsystems (including MEMS & Sensors), Transistors, Technology (CMOS, BiCMOS, etc.), Integrated Circuits (IC, SSI, MSI, LSI, ULSI, ELSI, etc.), Thin Film Transistor Applications. The measurement and understanding of the reliability of such entities at each phase, from the concept stage through research and development and into manufacturing scale-up, provides the overall database on the reliability of the devices, materials, processes, package and other necessities for the successful introduction of a product to market. This reliability database is the foundation for a quality product, which meets customer expectation. A product so developed has high reliability. High quality will be achieved because product weaknesses will have been found (root cause analysis) and designed out of the final product. This process of ever increasing reliability and quality will result in a superior product. In the end, reliability and quality are not one thing; but in a sense everything, which can be or has to be done to guarantee that the product successfully performs in the field under customer conditions. Our goal is to capture these advances. An additional objective is to focus cross fertilized communication in the state of the art of reliability of electronic materials and devices and provide fundamental understanding of basic phenomena that affect reliability. In addition, the publication is a forum for interdisciplinary studies on reliability. An overall goal is to provide leading edge/state of the art information, which is critically relevant to the creation of reliable products.