堆焊层残余应力表征及芯片翘曲预测的综合研究

IF 2.2 4区 工程技术 Q3 ENGINEERING, ELECTRICAL & ELECTRONIC Journal of Electronic Packaging Pub Date : 2023-10-30 DOI:10.1115/1.4063919
Chongyang Cai, Huayan Wang, Junbo Yang, Pengcheng Yin, Seungbae Park
{"title":"堆焊层残余应力表征及芯片翘曲预测的综合研究","authors":"Chongyang Cai, Huayan Wang, Junbo Yang, Pengcheng Yin, Seungbae Park","doi":"10.1115/1.4063919","DOIUrl":null,"url":null,"abstract":"Abstract Better understanding and control of residual stress in the chip build-up layer is becoming more and more important for the assembly process. To estimate the chip warpage and characterize the residual stress, different methods are proposed. However, most of them have high cost or some limitations for the upper build-up material. In this study, an innovative method is proposed to characterize the residual stress and predict the chip warpage behavior of different size chips at different temperatures. The method combines experimental inspection of chip warpage and finite element analysis. By reducing the silicon die thickness, the influence of residual stress in the build-up layer can be amplified. The residual stress can be obtained by inspecting the increased warpage when the silicon dies are reduced to different thicknesses. Correlating the thermal increase warpages of thinner chips can help characterize the effective modulus and CTE of the build-up layer. This study can help better understand the commonly classified build-up layer information. The results show good agreements between two types of samples under the same upstream process flow.","PeriodicalId":15663,"journal":{"name":"Journal of Electronic Packaging","volume":"91 3","pages":"0"},"PeriodicalIF":2.2000,"publicationDate":"2023-10-30","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A Comprehensive Study On Characterization Of Residual Stress Of Build-Up Layer And Prediction Of Chip Warpage\",\"authors\":\"Chongyang Cai, Huayan Wang, Junbo Yang, Pengcheng Yin, Seungbae Park\",\"doi\":\"10.1115/1.4063919\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Abstract Better understanding and control of residual stress in the chip build-up layer is becoming more and more important for the assembly process. To estimate the chip warpage and characterize the residual stress, different methods are proposed. However, most of them have high cost or some limitations for the upper build-up material. In this study, an innovative method is proposed to characterize the residual stress and predict the chip warpage behavior of different size chips at different temperatures. The method combines experimental inspection of chip warpage and finite element analysis. By reducing the silicon die thickness, the influence of residual stress in the build-up layer can be amplified. The residual stress can be obtained by inspecting the increased warpage when the silicon dies are reduced to different thicknesses. Correlating the thermal increase warpages of thinner chips can help characterize the effective modulus and CTE of the build-up layer. This study can help better understand the commonly classified build-up layer information. The results show good agreements between two types of samples under the same upstream process flow.\",\"PeriodicalId\":15663,\"journal\":{\"name\":\"Journal of Electronic Packaging\",\"volume\":\"91 3\",\"pages\":\"0\"},\"PeriodicalIF\":2.2000,\"publicationDate\":\"2023-10-30\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Journal of Electronic Packaging\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1115/1.4063919\",\"RegionNum\":4,\"RegionCategory\":\"工程技术\",\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"Q3\",\"JCRName\":\"ENGINEERING, ELECTRICAL & ELECTRONIC\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Journal of Electronic Packaging","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1115/1.4063919","RegionNum":4,"RegionCategory":"工程技术","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q3","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
引用次数: 0

摘要

更好地了解和控制芯片堆积层中的残余应力对组装过程变得越来越重要。为了估计切屑翘曲和表征残余应力,提出了不同的方法。然而,它们大多成本高,或对上层堆积材料有一定的限制。在本研究中,提出了一种创新的方法来表征不同尺寸的切屑在不同温度下的残余应力和预测切屑翘曲行为。该方法将切屑翘曲试验检测与有限元分析相结合。通过减小硅模厚度,可以放大堆积层中残余应力的影响。通过对硅模减薄到不同厚度时翘曲量的增加情况进行检测,得到了硅模的残余应力。将较薄芯片的热增翘曲进行关联可以帮助表征堆积层的有效模量和CTE。该研究有助于更好地理解通常分类的堆积层信息。结果表明,在相同的上游工艺流程下,两种类型的样品具有较好的一致性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
A Comprehensive Study On Characterization Of Residual Stress Of Build-Up Layer And Prediction Of Chip Warpage
Abstract Better understanding and control of residual stress in the chip build-up layer is becoming more and more important for the assembly process. To estimate the chip warpage and characterize the residual stress, different methods are proposed. However, most of them have high cost or some limitations for the upper build-up material. In this study, an innovative method is proposed to characterize the residual stress and predict the chip warpage behavior of different size chips at different temperatures. The method combines experimental inspection of chip warpage and finite element analysis. By reducing the silicon die thickness, the influence of residual stress in the build-up layer can be amplified. The residual stress can be obtained by inspecting the increased warpage when the silicon dies are reduced to different thicknesses. Correlating the thermal increase warpages of thinner chips can help characterize the effective modulus and CTE of the build-up layer. This study can help better understand the commonly classified build-up layer information. The results show good agreements between two types of samples under the same upstream process flow.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
Journal of Electronic Packaging
Journal of Electronic Packaging 工程技术-工程:电子与电气
CiteScore
4.90
自引率
6.20%
发文量
44
审稿时长
3 months
期刊介绍: The Journal of Electronic Packaging publishes papers that use experimental and theoretical (analytical and computer-aided) methods, approaches, and techniques to address and solve various mechanical, materials, and reliability problems encountered in the analysis, design, manufacturing, testing, and operation of electronic and photonics components, devices, and systems. Scope: Microsystems packaging; Systems integration; Flexible electronics; Materials with nano structures and in general small scale systems.
期刊最新文献
Simultaneous Characterization of Both Ctes and Thermal Warpages of Flip-Chip Packages with a Cap Using Strain Gauges Research Status and Progress On Non-Destructive Testing Methods for Defect Inspection of Microelectronic Packaging Effects of Thermal-Moisture Coupled Field On Delamination Behavior of Electronic Packaging Heat Dissipation Design Based On Topology Optimization And Auxiliary Materials Optimal Design of Thermal Cycling Reliability For PBGA Assembly via FEM and Taguchi Method
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1