低功耗二进制和四元乘法器的设计与比较

IF 1.2 4区 综合性期刊 Q3 MULTIDISCIPLINARY SCIENCES National Academy Science Letters Pub Date : 2023-11-22 DOI:10.1007/s40009-023-01363-3
D. S. Shylu Sam, P. Sam Paul, B. Enoch Mani Deepak, B. Shirley Eva Paul, B. Jayanth, K. Pavitra Kumar
{"title":"低功耗二进制和四元乘法器的设计与比较","authors":"D. S. Shylu Sam,&nbsp;P. Sam Paul,&nbsp;B. Enoch Mani Deepak,&nbsp;B. Shirley Eva Paul,&nbsp;B. Jayanth,&nbsp;K. Pavitra Kumar","doi":"10.1007/s40009-023-01363-3","DOIUrl":null,"url":null,"abstract":"<div><p>There is a rapid growth in semiconductor technology as the need for digital application systems has  increased. Arithmetic operations such as addition and multiplication play a major role in DSP applications. As a result, there is thorough research on various methods to achieve high-speed and low-power DSP applications. In multipliers, the Vedic multiplier is considered as a fast multiplier because of its consistent structure resulting in low power consumption. Array multiplier is implemented with half and full adders. This kind of implementation of the array multiplier needs the previous output to provide the last word output, which leads to an increase in delay. In DSP applications, the key problem corresponds to carry generation delay. To overcome the delay, a carry-lookahead adder is used. In this work, a Vedic multiplier using a carry-lookahead adder is used with quaternary logic in the CMOS process. The width and length of the transistors are defined as 1.7 µm (PMOS), 850 nm (NMOS), and 180 nm for 1.8 V supply in 180 nm CMOS process. Simulation results show that the designed Vedic multiplier enhances the performance when compared with the conventional multiplier.</p></div>","PeriodicalId":717,"journal":{"name":"National Academy Science Letters","volume":"47 4","pages":"379 - 384"},"PeriodicalIF":1.2000,"publicationDate":"2023-11-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"https://link.springer.com/content/pdf/10.1007/s40009-023-01363-3.pdf","citationCount":"0","resultStr":"{\"title\":\"Design and Comparison of Low Power Consumption Binary and Quaternary Multipliers\",\"authors\":\"D. S. Shylu Sam,&nbsp;P. Sam Paul,&nbsp;B. Enoch Mani Deepak,&nbsp;B. Shirley Eva Paul,&nbsp;B. Jayanth,&nbsp;K. Pavitra Kumar\",\"doi\":\"10.1007/s40009-023-01363-3\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"<div><p>There is a rapid growth in semiconductor technology as the need for digital application systems has  increased. Arithmetic operations such as addition and multiplication play a major role in DSP applications. As a result, there is thorough research on various methods to achieve high-speed and low-power DSP applications. In multipliers, the Vedic multiplier is considered as a fast multiplier because of its consistent structure resulting in low power consumption. Array multiplier is implemented with half and full adders. This kind of implementation of the array multiplier needs the previous output to provide the last word output, which leads to an increase in delay. In DSP applications, the key problem corresponds to carry generation delay. To overcome the delay, a carry-lookahead adder is used. In this work, a Vedic multiplier using a carry-lookahead adder is used with quaternary logic in the CMOS process. The width and length of the transistors are defined as 1.7 µm (PMOS), 850 nm (NMOS), and 180 nm for 1.8 V supply in 180 nm CMOS process. Simulation results show that the designed Vedic multiplier enhances the performance when compared with the conventional multiplier.</p></div>\",\"PeriodicalId\":717,\"journal\":{\"name\":\"National Academy Science Letters\",\"volume\":\"47 4\",\"pages\":\"379 - 384\"},\"PeriodicalIF\":1.2000,\"publicationDate\":\"2023-11-22\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"https://link.springer.com/content/pdf/10.1007/s40009-023-01363-3.pdf\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"National Academy Science Letters\",\"FirstCategoryId\":\"4\",\"ListUrlMain\":\"https://link.springer.com/article/10.1007/s40009-023-01363-3\",\"RegionNum\":4,\"RegionCategory\":\"综合性期刊\",\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"Q3\",\"JCRName\":\"MULTIDISCIPLINARY SCIENCES\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"National Academy Science Letters","FirstCategoryId":"4","ListUrlMain":"https://link.springer.com/article/10.1007/s40009-023-01363-3","RegionNum":4,"RegionCategory":"综合性期刊","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q3","JCRName":"MULTIDISCIPLINARY SCIENCES","Score":null,"Total":0}
引用次数: 0

摘要

随着对数字应用系统的需求增加,半导体技术也在迅速发展。加法和乘法等算术运算在DSP应用中起着重要作用。因此,人们对实现高速低功耗DSP应用的各种方法进行了深入的研究。在乘法器中,吠陀乘法器被认为是一个快速的乘法器,因为它的一致结构导致低功耗。数组乘法器是用半加法器和全加法器实现的。这种数组乘法器的实现需要前一个输出来提供最后一个单词的输出,这会导致延迟的增加。在DSP应用中,关键问题对应于进位产生延迟。为了克服延迟,使用了进位前视加法器。在这项工作中,在CMOS工艺中使用了一个使用进位前瞻加法器的吠陀乘法器与四元逻辑。晶体管的宽度和长度定义为1.7µm (PMOS), 850 nm (NMOS)和180 nm (1.8 V供电,180nm CMOS工艺)。仿真结果表明,与传统乘法器相比,所设计的Vedic乘法器的性能有所提高。
本文章由计算机程序翻译,如有差异,请以英文原文为准。

摘要图片

查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Design and Comparison of Low Power Consumption Binary and Quaternary Multipliers

There is a rapid growth in semiconductor technology as the need for digital application systems has  increased. Arithmetic operations such as addition and multiplication play a major role in DSP applications. As a result, there is thorough research on various methods to achieve high-speed and low-power DSP applications. In multipliers, the Vedic multiplier is considered as a fast multiplier because of its consistent structure resulting in low power consumption. Array multiplier is implemented with half and full adders. This kind of implementation of the array multiplier needs the previous output to provide the last word output, which leads to an increase in delay. In DSP applications, the key problem corresponds to carry generation delay. To overcome the delay, a carry-lookahead adder is used. In this work, a Vedic multiplier using a carry-lookahead adder is used with quaternary logic in the CMOS process. The width and length of the transistors are defined as 1.7 µm (PMOS), 850 nm (NMOS), and 180 nm for 1.8 V supply in 180 nm CMOS process. Simulation results show that the designed Vedic multiplier enhances the performance when compared with the conventional multiplier.

求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
National Academy Science Letters
National Academy Science Letters 综合性期刊-综合性期刊
CiteScore
2.20
自引率
0.00%
发文量
86
审稿时长
12 months
期刊介绍: The National Academy Science Letters is published by the National Academy of Sciences, India, since 1978. The publication of this unique journal was started with a view to give quick and wide publicity to the innovations in all fields of science
期刊最新文献
On the Modeling of Two Covid-19 Data Sets Using a Generalized Log-Exponential Transformed Distribution Hypoestes phyllostachya Baker: A New Record of Invasive Alien Plant Species from Uttarakhand, India Comparison of Different Signal Peptide Targeting EGFP Translocation Periplasm in Salmonella Bistorta coriacea (Sam.) Yonek. & H.Ohashi (Polygonaceae): An Addition to the Angiospermic Flora of India Bacterial Wilt Caused by Ralstonia solanacearum: A Potential Threat to Brinjal Cultivated in Sikkim, India
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1