利用 BCl3/Cl2 等离子体蚀刻工艺制造用于器件集成的铁电栅极结构

IF 1.4 4区 物理与天体物理 Q3 ENGINEERING, ELECTRICAL & ELECTRONIC Solid-state Electronics Pub Date : 2024-04-06 DOI:10.1016/j.sse.2024.108918
Bohyeon Kang, Sung-min Ahn, Jongseo Park, Jehyun An, Giryun Hong, Beomjoo Ham, Rock-Hyun Baek
{"title":"利用 BCl3/Cl2 等离子体蚀刻工艺制造用于器件集成的铁电栅极结构","authors":"Bohyeon Kang,&nbsp;Sung-min Ahn,&nbsp;Jongseo Park,&nbsp;Jehyun An,&nbsp;Giryun Hong,&nbsp;Beomjoo Ham,&nbsp;Rock-Hyun Baek","doi":"10.1016/j.sse.2024.108918","DOIUrl":null,"url":null,"abstract":"<div><p>Despite the significant potential of ferroelectric devices in overcoming the challenges faced by conventional high-k-based CMOS devices owing to the scaling of CMOS processes, most ferroelectric devices are not implemented in practical circuits yet. For practical application, integrating them into a circuit is essential, and the development of a reliable etching process is crucial for the integration of individual devices into circuits. Therefore, this study proposes a process for etching hafnium zirconium oxide (HZO)-based gate stacks to fabricate a gate structure and integrate HZO-based devices into circuits. First, poly-Si/TiN/HZO/TiN/SiO<sub>2</sub> was deposited on a Si substrate and etched via Cl<sub>2</sub> and BCl<sub>3</sub>/Cl<sub>2</sub> plasma etchings. Cl<sub>2</sub> plasma etching was found to be less effective, whereas BCl<sub>3</sub>/Cl<sub>2</sub> plasma etching exhibited a higher etching rate. The optimal etching time for the BCl<sub>3</sub>/Cl<sub>2</sub> plasma at which the entire stack was successfully removed was 50 s. Furthermore, the optimal ratio of Ar:Cl<sub>2</sub>:BCl<sub>3</sub> that resulted in minimal damage to the Si surface was determined to be 1:1:3. These results led to the successful formation of an HZO-based gate structure and provided the potential to integrate ferroelectric devices into the circuit, thereby enabling their practical utilization.</p></div>","PeriodicalId":21909,"journal":{"name":"Solid-state Electronics","volume":"216 ","pages":"Article 108918"},"PeriodicalIF":1.4000,"publicationDate":"2024-04-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"BCl3/Cl2 plasma etching process to fabricate a ferroelectric gate structure for device integration\",\"authors\":\"Bohyeon Kang,&nbsp;Sung-min Ahn,&nbsp;Jongseo Park,&nbsp;Jehyun An,&nbsp;Giryun Hong,&nbsp;Beomjoo Ham,&nbsp;Rock-Hyun Baek\",\"doi\":\"10.1016/j.sse.2024.108918\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"<div><p>Despite the significant potential of ferroelectric devices in overcoming the challenges faced by conventional high-k-based CMOS devices owing to the scaling of CMOS processes, most ferroelectric devices are not implemented in practical circuits yet. For practical application, integrating them into a circuit is essential, and the development of a reliable etching process is crucial for the integration of individual devices into circuits. Therefore, this study proposes a process for etching hafnium zirconium oxide (HZO)-based gate stacks to fabricate a gate structure and integrate HZO-based devices into circuits. First, poly-Si/TiN/HZO/TiN/SiO<sub>2</sub> was deposited on a Si substrate and etched via Cl<sub>2</sub> and BCl<sub>3</sub>/Cl<sub>2</sub> plasma etchings. Cl<sub>2</sub> plasma etching was found to be less effective, whereas BCl<sub>3</sub>/Cl<sub>2</sub> plasma etching exhibited a higher etching rate. The optimal etching time for the BCl<sub>3</sub>/Cl<sub>2</sub> plasma at which the entire stack was successfully removed was 50 s. Furthermore, the optimal ratio of Ar:Cl<sub>2</sub>:BCl<sub>3</sub> that resulted in minimal damage to the Si surface was determined to be 1:1:3. These results led to the successful formation of an HZO-based gate structure and provided the potential to integrate ferroelectric devices into the circuit, thereby enabling their practical utilization.</p></div>\",\"PeriodicalId\":21909,\"journal\":{\"name\":\"Solid-state Electronics\",\"volume\":\"216 \",\"pages\":\"Article 108918\"},\"PeriodicalIF\":1.4000,\"publicationDate\":\"2024-04-06\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Solid-state Electronics\",\"FirstCategoryId\":\"101\",\"ListUrlMain\":\"https://www.sciencedirect.com/science/article/pii/S0038110124000674\",\"RegionNum\":4,\"RegionCategory\":\"物理与天体物理\",\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"Q3\",\"JCRName\":\"ENGINEERING, ELECTRICAL & ELECTRONIC\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Solid-state Electronics","FirstCategoryId":"101","ListUrlMain":"https://www.sciencedirect.com/science/article/pii/S0038110124000674","RegionNum":4,"RegionCategory":"物理与天体物理","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q3","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
引用次数: 0

摘要

尽管铁电器件在克服传统基于高 K 值的 CMOS 器件因 CMOS 工艺缩放而面临的挑战方面具有巨大潜力,但大多数铁电器件尚未应用于实际电路中。在实际应用中,将它们集成到电路中至关重要,而开发可靠的蚀刻工艺对于将单个器件集成到电路中至关重要。因此,本研究提出了一种蚀刻基于氧化铪锆(HZO)的栅极堆栈的工艺,以制造栅极结构并将基于 HZO 的器件集成到电路中。首先,在硅衬底上沉积聚硅/TiN/HZO/TiN/SiO2,并通过 Cl2 和 BCl3/Cl2 等离子体蚀刻进行蚀刻。结果发现 Cl2 等离子刻蚀的效果较差,而 BCl3/Cl2 等离子刻蚀的刻蚀率较高。此外,Ar:Cl2:BCl3 的最佳比例为 1:1:3,对硅表面的损害最小。这些结果成功地形成了基于 HZO 的栅极结构,并为将铁电器件集成到电路中提供了可能性,从而实现了铁电器件的实际应用。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
BCl3/Cl2 plasma etching process to fabricate a ferroelectric gate structure for device integration

Despite the significant potential of ferroelectric devices in overcoming the challenges faced by conventional high-k-based CMOS devices owing to the scaling of CMOS processes, most ferroelectric devices are not implemented in practical circuits yet. For practical application, integrating them into a circuit is essential, and the development of a reliable etching process is crucial for the integration of individual devices into circuits. Therefore, this study proposes a process for etching hafnium zirconium oxide (HZO)-based gate stacks to fabricate a gate structure and integrate HZO-based devices into circuits. First, poly-Si/TiN/HZO/TiN/SiO2 was deposited on a Si substrate and etched via Cl2 and BCl3/Cl2 plasma etchings. Cl2 plasma etching was found to be less effective, whereas BCl3/Cl2 plasma etching exhibited a higher etching rate. The optimal etching time for the BCl3/Cl2 plasma at which the entire stack was successfully removed was 50 s. Furthermore, the optimal ratio of Ar:Cl2:BCl3 that resulted in minimal damage to the Si surface was determined to be 1:1:3. These results led to the successful formation of an HZO-based gate structure and provided the potential to integrate ferroelectric devices into the circuit, thereby enabling their practical utilization.

求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
Solid-state Electronics
Solid-state Electronics 物理-工程:电子与电气
CiteScore
3.00
自引率
5.90%
发文量
212
审稿时长
3 months
期刊介绍: It is the aim of this journal to bring together in one publication outstanding papers reporting new and original work in the following areas: (1) applications of solid-state physics and technology to electronics and optoelectronics, including theory and device design; (2) optical, electrical, morphological characterization techniques and parameter extraction of devices; (3) fabrication of semiconductor devices, and also device-related materials growth, measurement and evaluation; (4) the physics and modeling of submicron and nanoscale microelectronic and optoelectronic devices, including processing, measurement, and performance evaluation; (5) applications of numerical methods to the modeling and simulation of solid-state devices and processes; and (6) nanoscale electronic and optoelectronic devices, photovoltaics, sensors, and MEMS based on semiconductor and alternative electronic materials; (7) synthesis and electrooptical properties of materials for novel devices.
期刊最新文献
Temperature influence on experimental analog behavior of MISHEMTs A novel method used to prepare PN junction by plasmon generated under pulsed laser irradiation on silicon chip Achieving 15.75% efficiency in solar cells: Advanced surface engineering using Tetra-Tert-Butyl-Tercarbazol-Benzonitrile and organic layer integration in n-type silicon wafer and hybrid Planar-Si systems Influence of Ag-Bi2S3 nanocomposites for highly sensitive and selective Cl2 gas sensors: Synthesis, characterization, and gas sensing performance Editorial Board
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1