Bohyeon Kang, Sung-min Ahn, Jongseo Park, Jehyun An, Giryun Hong, Beomjoo Ham, Rock-Hyun Baek
{"title":"利用 BCl3/Cl2 等离子体蚀刻工艺制造用于器件集成的铁电栅极结构","authors":"Bohyeon Kang, Sung-min Ahn, Jongseo Park, Jehyun An, Giryun Hong, Beomjoo Ham, Rock-Hyun Baek","doi":"10.1016/j.sse.2024.108918","DOIUrl":null,"url":null,"abstract":"<div><p>Despite the significant potential of ferroelectric devices in overcoming the challenges faced by conventional high-k-based CMOS devices owing to the scaling of CMOS processes, most ferroelectric devices are not implemented in practical circuits yet. For practical application, integrating them into a circuit is essential, and the development of a reliable etching process is crucial for the integration of individual devices into circuits. Therefore, this study proposes a process for etching hafnium zirconium oxide (HZO)-based gate stacks to fabricate a gate structure and integrate HZO-based devices into circuits. First, poly-Si/TiN/HZO/TiN/SiO<sub>2</sub> was deposited on a Si substrate and etched via Cl<sub>2</sub> and BCl<sub>3</sub>/Cl<sub>2</sub> plasma etchings. Cl<sub>2</sub> plasma etching was found to be less effective, whereas BCl<sub>3</sub>/Cl<sub>2</sub> plasma etching exhibited a higher etching rate. The optimal etching time for the BCl<sub>3</sub>/Cl<sub>2</sub> plasma at which the entire stack was successfully removed was 50 s. Furthermore, the optimal ratio of Ar:Cl<sub>2</sub>:BCl<sub>3</sub> that resulted in minimal damage to the Si surface was determined to be 1:1:3. These results led to the successful formation of an HZO-based gate structure and provided the potential to integrate ferroelectric devices into the circuit, thereby enabling their practical utilization.</p></div>","PeriodicalId":21909,"journal":{"name":"Solid-state Electronics","volume":"216 ","pages":"Article 108918"},"PeriodicalIF":1.4000,"publicationDate":"2024-04-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"BCl3/Cl2 plasma etching process to fabricate a ferroelectric gate structure for device integration\",\"authors\":\"Bohyeon Kang, Sung-min Ahn, Jongseo Park, Jehyun An, Giryun Hong, Beomjoo Ham, Rock-Hyun Baek\",\"doi\":\"10.1016/j.sse.2024.108918\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"<div><p>Despite the significant potential of ferroelectric devices in overcoming the challenges faced by conventional high-k-based CMOS devices owing to the scaling of CMOS processes, most ferroelectric devices are not implemented in practical circuits yet. For practical application, integrating them into a circuit is essential, and the development of a reliable etching process is crucial for the integration of individual devices into circuits. Therefore, this study proposes a process for etching hafnium zirconium oxide (HZO)-based gate stacks to fabricate a gate structure and integrate HZO-based devices into circuits. First, poly-Si/TiN/HZO/TiN/SiO<sub>2</sub> was deposited on a Si substrate and etched via Cl<sub>2</sub> and BCl<sub>3</sub>/Cl<sub>2</sub> plasma etchings. Cl<sub>2</sub> plasma etching was found to be less effective, whereas BCl<sub>3</sub>/Cl<sub>2</sub> plasma etching exhibited a higher etching rate. The optimal etching time for the BCl<sub>3</sub>/Cl<sub>2</sub> plasma at which the entire stack was successfully removed was 50 s. Furthermore, the optimal ratio of Ar:Cl<sub>2</sub>:BCl<sub>3</sub> that resulted in minimal damage to the Si surface was determined to be 1:1:3. These results led to the successful formation of an HZO-based gate structure and provided the potential to integrate ferroelectric devices into the circuit, thereby enabling their practical utilization.</p></div>\",\"PeriodicalId\":21909,\"journal\":{\"name\":\"Solid-state Electronics\",\"volume\":\"216 \",\"pages\":\"Article 108918\"},\"PeriodicalIF\":1.4000,\"publicationDate\":\"2024-04-06\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Solid-state Electronics\",\"FirstCategoryId\":\"101\",\"ListUrlMain\":\"https://www.sciencedirect.com/science/article/pii/S0038110124000674\",\"RegionNum\":4,\"RegionCategory\":\"物理与天体物理\",\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"Q3\",\"JCRName\":\"ENGINEERING, ELECTRICAL & ELECTRONIC\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Solid-state Electronics","FirstCategoryId":"101","ListUrlMain":"https://www.sciencedirect.com/science/article/pii/S0038110124000674","RegionNum":4,"RegionCategory":"物理与天体物理","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q3","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
BCl3/Cl2 plasma etching process to fabricate a ferroelectric gate structure for device integration
Despite the significant potential of ferroelectric devices in overcoming the challenges faced by conventional high-k-based CMOS devices owing to the scaling of CMOS processes, most ferroelectric devices are not implemented in practical circuits yet. For practical application, integrating them into a circuit is essential, and the development of a reliable etching process is crucial for the integration of individual devices into circuits. Therefore, this study proposes a process for etching hafnium zirconium oxide (HZO)-based gate stacks to fabricate a gate structure and integrate HZO-based devices into circuits. First, poly-Si/TiN/HZO/TiN/SiO2 was deposited on a Si substrate and etched via Cl2 and BCl3/Cl2 plasma etchings. Cl2 plasma etching was found to be less effective, whereas BCl3/Cl2 plasma etching exhibited a higher etching rate. The optimal etching time for the BCl3/Cl2 plasma at which the entire stack was successfully removed was 50 s. Furthermore, the optimal ratio of Ar:Cl2:BCl3 that resulted in minimal damage to the Si surface was determined to be 1:1:3. These results led to the successful formation of an HZO-based gate structure and provided the potential to integrate ferroelectric devices into the circuit, thereby enabling their practical utilization.
期刊介绍:
It is the aim of this journal to bring together in one publication outstanding papers reporting new and original work in the following areas: (1) applications of solid-state physics and technology to electronics and optoelectronics, including theory and device design; (2) optical, electrical, morphological characterization techniques and parameter extraction of devices; (3) fabrication of semiconductor devices, and also device-related materials growth, measurement and evaluation; (4) the physics and modeling of submicron and nanoscale microelectronic and optoelectronic devices, including processing, measurement, and performance evaluation; (5) applications of numerical methods to the modeling and simulation of solid-state devices and processes; and (6) nanoscale electronic and optoelectronic devices, photovoltaics, sensors, and MEMS based on semiconductor and alternative electronic materials; (7) synthesis and electrooptical properties of materials for novel devices.